# 1:1 Active HDMI<sup>TM</sup> ReDriver<sup>TM</sup> with Optimized Equalization & I<sup>2</sup>C Buffer #### **Features** - Supply voltage, $V_{DD} = 3.3V \pm 5\%$ - Support for both DVI and HDMI<sup>TM</sup> signals - Supports both AC-coupled and DC-coupled inputs - Supports Deep Color<sup>TM</sup> - High Performance, up to 2.5 Gbps per channel - 5V Tolerance on I<sup>2</sup>C path - Integrated 50-Ohm (±10%) termination resistors at each high speed signal input - Rx Sense Support, CLK-off channel is switched to 250K-Ohm pull-up vs. 50-Ohm pull-up - Configurable output swing control (400mV, 500mV, 600mV, 750mV, 1000mV) - Configurable Pre-Emphasis levels (0dB, 1.5dB, 3.5dB, & 6.0dB, 9.0dB) - Configurable De-Emphasis (0dB, -3.5dB, -6.0dB, -9.5dB) - Optimized Equalization Single default setting will support all cable lengths - 8kV Contact ESD protection on all input/output data channels per IEC 61000-4-2 - Hot insertion support on output high speed pins & SCL/SDA pins only - Propagation delay ≤ 1ns - · High Impedance Outputs when disabled - Packaging (Pb-free & Green): 42-contact TQFN (ZH42) ## **Description** Pericom Semiconductor's PI3HDMI101 1:1 active ReDriver™ circuit is targeted for high-resolution video networks that are based on DVI/HDMI™ standards and TMDS signal processing. The PI3HDMI101 is an active ReDriver with Hi-Z outputs. The device receives differential signals from selected video components and drives the video display unit. This solution also provides a unique advanced pre-emphasis technique to increase rise and fall times which are reduced during transmission across long distances. Each complete HDMI/DVI channel also has slower speed, side band signals, that are required to be switched. Pericom's solution provides a complete solution by integrating the side band buffer together with the high speed buffer in a single solution. Using Equalization at the input of each of the high speed channels, Pericom can successfully eliminate deterministic jitter caused by long cables from the source to the sink. The elimination of the deterministic jitter allows the user to use much longer cables (up to 25 meters). The maximum DVI/HDMI Bandwidth of 2.5 Gbps provides 36-bit Deep Color™ support, which is offered by HDMI revision 1.3. The PI3HDMI101 also provides enhanced robust ESD/EOS protection of 8kV, which is required by many consumer video networks today. The Optimized Equalization provides the user a single optimal setting that can provide HDMI compliance for all cable lengths: 1meter to 20meters and color depths of 8bit/ch, or 12bit/ch. Pericom also offers the ability to fine tune the equalization settings in situations where cable length is known. For example, if 25meter cable length is required, Pericom's solution can be adjusted to 16dB EQ to accept 25meter cable length. ## **Pin Configuration** # **TMDS Receiver Block** Each high speed data and clock input has the same integrated equalization that can eliminate deterministic jitter caused by input traces or cables. All activity can be configured using pin strapping. The Rx block is designed to receive all relevant signals directly from the HDMI<sup>TM</sup> connector without any additional circuitry, 3 High speed TMDS data, 1 pixel clock, and DDC signals. Pixel clock channel has following termination scheme for Rx Sense support. | Rx Sense | | |----------|-----------------------------------------| | L | R <sub>2</sub> switch is open, CLK+/- | | | termination is $250k\Omega$ | | Н | R <sub>2</sub> switch is closed, CLK+/- | | | termination is $50\Omega$ | Although the TMDS clock input channel (pin 4 and 5) has different termination scheme when port is off, user can still connect TMDS data channels to these pins for better layout if required. Any of the 4 differential inputs and outputs can have data or clock signals passing through. # I<sup>2</sup>C Buffer # **Functional Truth Tables** | IADJ | External Pull-Up Range | |------|----------------------------------------------| | Н | $1$ K $\Omega$ to $2$ K $\Omega$ (HDMI spec) | | L | $> 3K\Omega$ (4.7K $\Omega$ typically) | | DDC_EN | Port T / Port R (if no external pull-up resistor | |--------|--------------------------------------------------| | L | Hi-Z (I <sup>2</sup> C buffer disable) | | Н | (I <sup>2</sup> C buffer enable) | 3 # **Pin Description** | Pin # | Pin Name | I/O | Description | |-----------------------|-------------------------------------------|-----|--------------------------------------------------------------------------------| | 5<br>8<br>11<br>14 | IN_CLK+<br>IN_D0+<br>IN_D1+<br>IN_D2+ | I | TMDS Positive inputs | | 4<br>7<br>10<br>13 | IN_CLK-<br>IN_D0-<br>IN_D1-<br>IN_D2- | I | TMDS Negative inputs | | 3, 9, 15, 24, 30, 36 | GND | P | Ground | | 18 | ŌE | I | Output Enable, Active LOW | | 41 | SCL_R | I/O | DDC Clock , Source Side | | 40 | SDA_R | I/O | DDC Data, Source Side | | 6, 12, 23, 27, 33, 37 | V <sub>DD</sub> | P | 3.3V Power Supply | | 34<br>31<br>28<br>25 | OUT_CLK+<br>OUT_D0+<br>OUT_D1+<br>OUT_D2+ | 0 | TMDS positive outputs | | 35<br>32<br>29<br>26 | OUT_CLK-<br>OUT_D0-<br>OUT_D1-<br>OUT_D2- | 0 | TMDS negative outputs | | 1 2 | EQ_S0<br>EQ_S1 | I | Equalizer controls, both pins with internal pull-ups | | 19<br>20<br>21<br>22 | OC_S0<br>OC_S1<br>OC_S2<br>OC_S3 | I | Output buffer controls Note: All 4 pins have internal pull-ups | | 17 | DDC_EN | I | I <sup>2</sup> C path enable | | 38 | SCL_T | I/O | DDC Clock, Sink side | | 39 | SDA_T | I/O | DDC Data, Sink side | | 16 | Rx_Sense | I | Rx_Sense control | | 42 | IADJ | I | High/Low Voltage Selection, depends on I <sup>2</sup> C external pull-up range | Complete high speed input Rx block is as follows: 5 # **Truth Table** | ŌĒ | Function | |----|---------------------------| | 0 | Active | | 1 | All TMDS outputs are Hi-Z | # **Truth Table 1** | OC_S3 <sup>(2)</sup> | OC_S2 <sup>(2)</sup> | OC_S1 <sup>(2)</sup> | OC_S0 <sup>(2)</sup> | Vswing (mV) | Pre/De-emphasis | |----------------------|----------------------|----------------------|----------------------|-------------|-----------------| | 0 | 0 | 0 | 0 | 500 | 0 | | 0 | 0 | 0 | 1 | 600 | 0 | | 0 | 0 | 1 | 0 | 750 | 0 | | 0 | 0 | 1 | 1 | 1000 | 0 | | 0 | 1 | 0 | 0 | 500 | 0 | | 0 | 1 | 0 | 1 | 500 | 1.5dB | | 0 | 1 | 1 | 0 | 500 | 3.5dB | | 0 | 1 | 1 | 1 | 500 | 6dB | | 1 | 0 | 0 | 0 | 400 | 0 | | 1 | 0 | 0 | 1 | 400 | 3.5dB | | 1 | 0 | 1 | 0 | 400 | 6dB | | 1 | 0 | 1 | 1 | 400 | 9dB | | 1 | 1 | 0 | 0 | 1000 | 0 | | 1 | 1 | 0 | 1 | 660 | -3.5dB | | 1 | 1 | 1 | 0 | 500 | -6dB | | 1 | 1 | 1 | 1 | 330 | -9dB | # **EQ Setting Value Logic Table** | EQ_S1 <sup>(2)</sup> | <b>EQ_S0</b> <sup>(2)</sup> | Setting Value @ 825MHz | | | |----------------------|-----------------------------|-------------------------------|--|--| | 0 | 0 | on all high speed inputs | | | | 0 | 1 | on all high speed inputs | | | | 1 | 0 | 12dB on all high speed inputs | | | | 1 | 1 | 16dB on all high speed inputs | | | #### Notes: - 1. External pull-ups are required along SCL/SDA path - 2. Internal 100Kohm pull-ups # **Maximum Ratings** (Above which useful life may be impaired. For user guidelines, not tested.) | Storage Temperature65°C<br>Supply Voltage to Ground Potential0.: | | |------------------------------------------------------------------|-------------------------| | DC Input Voltage( | 0.5V to V <sub>DD</sub> | | DC Output Current | 120mA | | Power Dissipation | 1.0W | #### Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. # **Recommended Operating Conditions** | Symbol | Parameter | Min. | Тур. | Max. | Units | |---------------------------|--------------------------------------------------|-----------------------|------|-----------------------|-------| | $V_{\mathrm{DD}}$ | Supply Voltage | 3.135 | 3.3 | 3.465 | V | | T <sub>A</sub> | Operating free-air temperature | 0 | | 70 | °C | | TMDS Diffe | erential Pins | | | | | | V <sub>ID</sub> | Receiver peak-to-peak differential input voltage | 150 | | 1560 | mVp-p | | V <sub>IC</sub> | Input common mode voltage | 2 | | $V_{DD} + 0.01$ | V | | $V_{\mathrm{DD}}$ | TMDS output termination voltage | 3.135 | 3.3 | 3.465 | ] | | R <sub>T</sub> | Termination resistance when RxSense pin is HIGH | 45 | 50 | 55 | ohm | | TMDS Data<br>Rate | Signaling rate | 0.25 | | 2.5 | Gbps | | Control Pins | s (OC_Sx, EQ_Sx, <del>OE</del> , DDC_EN) | | | - | | | V <sub>IH</sub> | LVTTL High-level input voltage | 2 | | $V_{\mathrm{DD}}$ | V | | V <sub>IL</sub> | LVTTL Low-level input voltage | GND | | 0.8 | ] | | DDC Pins (S | SCL_R, SCL_T, SDA_R, SDA_T) | | | | | | V <sub>I(DDC)</sub> | Input voltage | GND | | 5.5 | V | | I <sup>2</sup> C Pins (SC | CL_T, SDA_T) | | | | | | $V_{\mathrm{IH}}$ | High-level input voltage | 0.7 x V <sub>DD</sub> | | 5.5 | | | $V_{ m IL}$ | Low-level input voltage | -0.5 | | 0.3 x V <sub>DD</sub> | V | | V <sub>ICL</sub> | Low-level input voltage contention (1) | -0.5 | | 0.4 | | | I <sup>2</sup> C Pins (SC | CL_R, SDA_R) | | | | | | V <sub>IH</sub> | High-level input voltage | 0.7 x V <sub>DD</sub> | | 5.5 | V | | $V_{\mathrm{IL}}$ | Low-level input voltage | -0.5 | | 0.3 x V <sub>DD</sub> | ] | ## Note: 1. VIL specification is for the first low level seen by the SCL/SDA lines. $V_{ICL}$ is for the second and subsequent low levels seen by the TSCL/TSDA lines. 7 | Symbol | Parameter | Test Conditions | Min. | <b>Typ.</b> <sup>(1)</sup> | Max. | Units | |-----------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------|--------------------------|-------------| | I <sub>DD</sub> | Supply Current | $V_{IH} = V_{DD}$ , $V_{IL} = V_{DD}$ - 0.4V,<br>$R_T = 50$ -ohm, $V_{DD} = 3.3V$<br>Data Inputs = 1.65 Gbps HDMI | | 120 | | mA | | $P_{\mathrm{D}}$ | Power Dissipation | data pattern CLK Inputs = 165 MHz clock OC_Sx = Low, x = 0,1,2,3 | | 400 | | mW | | $I_{DDQ}$ | Standby Current | $\overline{OE}$ = HIGH, VDD = 3.3V, Source = off | | 2 | | mA | | TMDS Dif | ferential Pins | | | | | | | $V_{\mathrm{OH}}$ | Single-ended high-level output voltage | | V <sub>DD</sub> -<br>10 | | V <sub>DD</sub><br>+ 10 | | | $V_{\mathrm{OL}}$ | Single-ended low-level output voltage | | V <sub>DD</sub> - 600 | | V <sub>DD</sub><br>- 400 | mV | | V <sub>swing</sub> | Single-ended output swing voltage | $V_{DD} = 3.3V$ , $R_T = 50$ -ohm | 400 | | 600 | | | V <sub>OD(O)</sub> | Overshoot of output differential voltage | Pre-emphasis/De-emphasis = 0dB | | 6% | 15% | 2x | | V <sub>OD(U)</sub> | Undershoot of output differential voltage | 1 | | 12% | 25% | $V_{swing}$ | | $\Delta V_{OC(SS)}$ | Change in steady-state common-mode output voltage between logic states | | | 0.5 | 5 | mV | | I <sub>(OS)</sub> | Short circuit output current | | | | 12 | mA | | V <sub>ODE(SS)</sub> | Steady state output differential voltage | OC_Sx = GND, Data Inputs = 250 | 560 | | 840 | | | V <sub>ODE(PP)</sub> | Peak-to-peak output differential voltage | Mbps HDMI data pattern,<br>25 MHz pixel clock, $x = 0,1,2,3$ | 800 | | 1200 | mVp-p | | $V_{I\left(open\right)}$ | Single-ended input voltage under high impedance input or open input | $I_I = 10 \mu A$ | V <sub>DD</sub> - 10 | | V <sub>DD</sub> + 10 | mV | | R <sub>INT</sub> | Input termination resistance | $V_{IN} = 2.9V$ , RxSense pin = HIGH | 45 | 50 | 55 | ohm | | Control Pi | ns (OE, DDC_EN, IADJ) | | | | | | | $I_{ m IH}$ | High-level digital input current | $V_{IH} = 2V \text{ or } V_{DD}$ | -10 | | 10 | | | $I_{\mathrm{IL}}$ | Low-level digital input current | $V_I = GND \text{ or } 0.8 \text{ V}$ | -10 | | 10 | μΑ | | I <sup>2</sup> C Pins (S | CL_T, SDA_T) (T Port) | | | | | | | т | In and lealers are supply | $V_{\rm I} = 5.5 \text{ V}$ | -50 | | 50 | | | $I_{ikg}$ | Input leakage current | $V_I = V_{DD}$ | -20 | | 20 | | | I <sub>OH</sub> | High-level output current | $V_{O} = 3.6 \text{ V}$ | -10 | | 10 | μΑ | | $I_{\mathrm{IL}}$ | Low-level input current | V <sub>IL</sub> = GND | -40 | | 40 | | | V <sub>OL</sub> | Low-level output voltage | $I_{OL} = 2.5 \text{ mA}$<br>IADJ = H | 0.65 | | 0.9 | V | | C <sub>IO</sub> <sup>1</sup> | Input/output capacitance | $V_{DD} = 0V$ or 3.0V, Frequency = 100kHz | | 4 | 7 | pF | | V <sub>OH(TTL)</sub> <sup>2</sup> | TTL High-level output voltage | $I_{OH} = -8 \text{ mA}$ | 2.4 | | | 17 | | V <sub>OL(TTL)</sub> <sup>2</sup> | TTL Low-level output voltage | $I_{OL} = 8 \text{ mA}$ | | | 0.4 | V | Note: Vbias = 1.65V, Vrms = 0.84V; Vbias = 2.5V, Vrms = 1.2V. (Table Continued) <sup>1.</sup> Measured at Vbias = 0V or 5V, Vrms = 0.2V; <sup>2.</sup> Voh/Vol of external driver at the R and T ports. Optimized Equalization & I<sup>2</sup>C Buffer | I <sup>2</sup> C Pins (SCL_R, SDA_R Port) | | | | | | | | | |-------------------------------------------|---------------------------|--------------------------------------------------------------|-----|--|-----|----|--|--| | I | Input leakage current | $V_{\rm I} = 5.5 \text{ V}$ | -50 | | 50 | | | | | I <sub>ikg</sub> | | $V_I = V_{DD}$ | -10 | | 10 | | | | | I <sub>OH</sub> | High-level output current | $V_{O} = 3.6 \text{ V}$ | -10 | | 10 | μΑ | | | | $I_{\mathrm{IL}}$ | Low-level input current | $V_{IL} = GND$ | -10 | | 10 | | | | | V <sub>OL</sub> | Low-level output voltage | $I_{OL} = 4 \text{ mA}, \text{ IADJ} = \text{H}$ | | | 0.2 | V | | | | C- | Lunut conscitous c | $V_I = 5.0 \text{ V or } 0 \text{ V, Freq} = 100 \text{kHz}$ | | | 25 | nE | | | | $C_{I}$ | Input capacitance | $V_I = 3.0 \text{ V or } 0 \text{ V, Freq} = 100 \text{kHz}$ | | | 10 | pF | | | Switching Characteristics (over recommended operating conditions unless otherwise noted) | Symbol | Parameter | Test Conditions | Min. | <b>Typ.</b> <sup>(1)</sup> | Max. | Units | |--------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|----------------------------|------|-------| | TMDS Di | fferential Pins | | | | | | | tpd | Propagation delay | | | | 2000 | | | $t_r$ | Differential output signal rise time (20% - 80%) | | 75 | | 240 | | | $t_{\mathrm{f}}$ | Differential output signal fall time (20% - 80%) | $V_{DD} = 3.3V$ , $R_T = 50$ -ohm,<br>pre-emphasis/de-emphasis = 0dB | 75 | | 240 | | | t <sub>sk(p)</sub> | Pulse skew | | | 10 | 50 | ] | | t <sub>sk(D)</sub> | Intra-pair differential skew | | | 23 | 50 | | | t <sub>sk(o)</sub> | Inter-pair differential skew <sup>(2)</sup> | ] | | | 100 | ps | | t <sub>CLKjit(pp)</sub> | Peak-to-peak output jitter for TMDS clock channel | pre-emphasis/de-emphasis = 0dB,<br>Data Inputs = 1.65 Gbps HDMI data | | 15 | 30 | | | t <sub>Datajit(pp)</sub> | Peak-to-peak output jitter for TMDS data channels | pattern<br>CLK input = 165 MHz clock | | 18 | 50 | | | $t_{ m DE}$ | De-emphasis duration | de-emphasis = -3.5dB, Data Inputs = 250 Mbps HDMI data pattern, CLK output = 25 MHz clock | | 240 | | | | $t_{SX}$ | Select to switch output | | | | 10 | | | t <sub>en</sub> | Enable time | | | | 200 | ns | | t <sub>dis</sub> | Disable time | | | | 10 | | | I <sup>2</sup> C PINS | (SCL_R, SDA_R, SCL_T, SDA_T) | | | | | | | $t_{\rm PLH}$ | Propagation delay time, low-to-high-level output SCL_T/SDA_T to SCL_R/SDA_R | $IADJ = V_{DD}$ | | | 500 | | | $t_{ m PHL}$ | Propagation delay time, high-to-low-level output SCL_T/SDA_T to SCL_R/SDA_R | $C_{LOAD} = 300 \text{ pF}$<br>Tbuffer: Rpu = 2K, Vpu = 3.0V | | | 136 | | | t <sub>PLH</sub> | Propagation delay time, low-to-high-level output SCL_T/SDA_T to SCL_R/SDA_R | Rbuffer: Rpu = 1.2K, Vpu = 3.3V or Rpu = 1.8K, Vpu = 5V | | | 450 | | | t <sub>PHL</sub> | Propagation delay time, high-to-low-level output SCL_T/SDA_T to SCL_R/SDA_R | $IADJ = GND$ $C_{LOAD} = 100 \text{ pF}$ | | | 136 | ns | | t <sub>r</sub> | SCL_T/SDA_T Output signal rise time | | | İ | 999 | | | $t_{\mathrm{f}}$ | SCL_T/SDA_T Output signal fall time | ] | | | 90 | 1 | | t <sub>r</sub> | SCL_R/SDA_R Output signal rise time | See Fig. A | | | 999 | 1 | | $t_{\mathrm{f}}$ | SCL_R/SDA_R Output signal fall time | 1 | | | 90 | | | t <sub>set</sub> | Enable to start condition | | | 6 | 10 | 1 | | t <sub>hold</sub> | Enable after stop condition | 1 | | 6 | 10 | 1 | Figure A. I<sup>2</sup>C Timing Test Circuit and Definition # TMDS output oscillation elimination The TMDS inputs do not incorporate a squelch circuit. Therefore, we recommend the input to be externally biased to prevent output oscillation. One pin will be pulled high to $V_{DD}$ with the other grounded through a 1.5K-ohm resistor as shown. TMDS Input Fail-Safe Recommendation ## **Recommended Power Supply Decoupling Circuit** Figure 1 is the recommended power supply decoupling circuit configuration. It is recommended to put $0.1\mu F$ decoupling capacitors on each $V_{DD}$ pins of our part, there are four $0.1\mu F$ decoupling capacitors are put in Figure 1 with an assumption of only four $V_{DD}$ pins on our part, if there is more or less $V_{DD}$ pins on our Pericom parts, the number of $0.1\mu F$ decoupling capacitors should be adjusted according to the actual number of $V_{DD}$ pins. On top of $0.1\mu F$ decoupling capacitors on each $V_{DD}$ pins, it is recommended to put a $10\mu F$ decoupling capacitor near our part's $V_{DD}$ , it is for stabilizing the power supply for our part. Ferrite bead is also recommended for isolating the power supply for our part and other power supplies in other parts of the circuit. But, it is optional and depends on the power supply conditions of other circuits. Figure 1 Recommended Power Supply Decoupling Circuit Diagram # **Requirements on the Decoupling Capacitors** There is no special requirement on the material of the capacitors. Ceramic capacitors are generally being used with typically materials of X5R or X7R. # **Layout and Decoupling Capacitor Placement Consideration** - i. Each 0.1μF decoupling capacitor should be placed as close as possible to each V<sub>DD</sub> pin. - V<sub>DD</sub> and GND planes should be used to provide a low impedance path for power and ground. - iii. Via holes should be placed to connect to V<sub>DD</sub> and GND planes directly. - iv. Trace should be as wide as possible - v. Trace should be as short as possible. - vi. The placement of decoupling capacitor and the way of routing trace should consider the power flowing criteria. - vii. 10μF capacitor should also be placed closed to our part and should be placed in the middle location of 0.1μF capacitors. - viii. Avoid the large current circuit placed close to our part; especially when it is shared the same $V_{DD}$ and GND planes. Since large current flowing on our $V_{DD}$ or GND planes will generate a potential variation on the $V_{DD}$ or GND of our part. Figure 2 Layout and Decoupling Capacitor Placement Diagram ## **Application Information** ## Supply Voltage All V<sub>DD</sub> pins are recommended to have a 0.01 µF capacitor tied from V<sub>DD</sub> to GND to filter supply noise #### TMDS inputs Standard TMDS terminations have already been integrated into Pericom's PI3HDM101 device. Therefore, external terminations are not required. Any unused port must be left floating and not tied to GND. # Package Mechanical: 42-pin, Low Profile Quad Flat Package (ZH42) # **Note:** 09-0116 • For latest package info, please check: http://www.pericom.com/products/packaging/mechanicals.php # **Ordering Information** | Ordering Code | Package Code | Package Description | |---------------|--------------|------------------------------| | PI3HDMI101ZHE | ZH | 42-pin, Pb-free & Green TQFN | ### Notes: - Thermal characteristics can be found on the company web site at www.pericom.com/packaging/ - E = Pb-free and Green - Adding an X Suffix = Tape/Reel Pericom Semiconductor Corporation • 1-800-435-2336 • www.pericom.com