# Step-Down Regulator -Automotive, Low-Iq, Dual-Mode

# 3 A, 2 MHz

The NCV891330 is a Dual Mode regulator intended for Automotive, battery–connected applications that must operate with up to a 45 V input supply. Depending on the output load, it operates either as a PWM Buck Converter or as a Low Drop–Out Linear Regulator, and is suitable for systems with low noise and Low Quiescent Current requirements often encountered in automotive driver information systems. A reset pin (with fixed delay) simplifies interfacing with a microcontroller.

The NCV891330 also provides several protection features expected in automotive power supply systems such as current limit, short circuit protection, and thermal shutdown. In addition, the high switching frequency produces low output voltage ripple even when using small inductor values and an all–ceramic output filter capacitor – forming a space–efficient switching regulator solution.

## Features

- 30 µA Iq in Light Load Condition
- 3.0 A Maximum Output Current in PWM Mode
- Internal N-channel Power Switch
- V<sub>IN</sub> Operating Range 3.7 V to 36 V
- Withstands Load Dump to 45 V
- Logic Level Enable Pin can be Tied to Battery
- Fixed Output Voltage of 5.0 V, 4.0 V, 3.8 V or 3.3 V
- 2 MHz Free-running Switching Frequency
- ±2 % Output Voltage Accuracy
- NCV Prefix for Automotive Requiring Site and Control Changes
- These Devices are Pb-Free and are RoHS Compliant

## **Typical Applications**

- Audio
- Infotainment
- Instrumentation
- Safety-Vision Systems





## **ON Semiconductor®**

www.onsemi.com



SOIC-8 EXPOSED PAD CASE 751AC

## MARKING DIAGRAM





- = Wafer Lot
- = Year

L

Υ



= Pb–Free Device



### ORDERING INFORMATION

See detailed ordering and shipping information on page 15 of this data sheet.



Figure 2. Simplified Block Diagram

| Pin No. | Pin Name | Description                                                                                                                                                                          |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | VIN      | Input voltage from battery. Place an input filter capacitor in close proximity to this pin.                                                                                          |
| 2       | DRV      | Output voltage to provide a regulated voltage to the Power Switch gate driver.                                                                                                       |
| 3       | RSTB     | Reset function. Open drain output, pulling down to ground when the output voltage is out of regulation.                                                                              |
| 4       | GND      | Battery return, and output voltage ground reference.                                                                                                                                 |
| 5       | EN       | This TTL compatible Enable input allows the direct connection of Battery as the enable signal. Grounding this input stops switching and reduces quiescent current draw to a minimum. |
| 6       | VOUT     | Output voltage feedback and LDO output. Feedback of output voltage used for regulation, as well as LDO output in LDO mode.                                                           |
| 7       | BST      | Bootstrap input provides drive voltage higher than VIN to the N-channel Power Switch for minimum switch Rdson and highest efficiency.                                                |
| 8       | SW       | Switching node of the Regulator. Connect the output inductor and cathode of the freewheeling diode to this pin.                                                                      |
| EPAD    |          | Connect to Pin 4 (electrical ground) and to a low thermal resistance path to the ambient temperature environment.                                                                    |

#### Table 2. ABSOLUTE MAXIMUM RATINGS

| Rating                                                    | Symbol         | Value       | Unit |
|-----------------------------------------------------------|----------------|-------------|------|
| Min/Max Voltage VIN                                       |                | –0.3 to 45  | V    |
| Max Voltage VIN to SW                                     |                | 45          | V    |
| Min/Max Voltage SW                                        |                | –0.7 to 40  | V    |
| Min Voltage SW – 20 ns                                    |                | -3.0        | V    |
| Min/Max Voltage EN                                        |                | -0.3 to 40  | V    |
| Min/Max Voltage BST                                       |                | -0.3 to 43  | V    |
| Min/Max Voltage BST to SW                                 |                | -0.3 to 3.6 | V    |
| Min/Max Voltage on RSTB                                   |                | –0.3 to 6   | V    |
| Min/Max Voltage VOUT                                      |                | –0.3 to 18  | V    |
| Min/Max Voltage DRV                                       |                | -0.3 to 3.6 | V    |
| Thermal Resistance, SOIC8-EP Junction-to-Ambient (Note 1) | $R_{\thetaJA}$ | 30          | °C/W |
| Storage Temperature range                                 |                | -55 to +150 | °C   |
| Operating Junction Temperature Range                      | TJ             | -40 to +150 | °C   |
| ESD withstand Voltage (Note 2) Human Body Model           | VESD           | 2.0         | kV   |
| Moisture Sensitivity                                      | MSL            | Level 2     |      |
| Peak Reflow Soldering Temperature (Note 3)                |                | 260         | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality Stresses exceeding inose instead in the Maximum natings table may damage the device. In any of the should not be assumed, damage may occur and reliability may be affected.
Value based on 4 layers of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz copper thickness on FR4 PCB substrate.
This device series incorporates ESD protection and is tested by the following methods: ESD Human Body Model tested per AEC-Q100-002 (EIA/JESD22-A114)

Latchup Current Maximum Rating: ≤ 150 mA per JEDEC standard: JESD78 3. For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D

#### **Table 3. ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 4.5 to 28 V,  $V_{EN}$  = 5 V,  $V_{BST}$  =  $V_{SW}$  + 3 V,  $C_{DRV}$  = 0.1  $\mu$ F, for typical values  $T_J$  = 25°C, Min/Max values are valid for the temperature range –40°C  $\leq T_J \leq$  150°C unless noted otherwise, and are guaranteed by test, design or statistical correlation (Notes 4, 5)

| Parameter                        | Test Conditions                                                                                   | Symbol                                 | Min                           | Тур                      | Max                           | Unit |
|----------------------------------|---------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------|--------------------------|-------------------------------|------|
| QUIESCENT CURRENT                |                                                                                                   |                                        | -                             |                          |                               |      |
| Quiescent Current, enabled       | $V_{IN}$ = 13.2 V, $I_{OUT}$ = 100 $\mu$ A, 25°C                                                  | ۱ <sub>q</sub>                         |                               | 30                       | 39                            | μA   |
| Quiescent Current, shutdown      | $V_{IN}$ = 13.2 V, $V_{EN}$ = 0 V, 25°C                                                           | I <sub>qSD</sub>                       |                               | 9                        | 12                            | μA   |
| UNDERVOLTAGE LOCKOUT – VIN (U    | VLO)                                                                                              |                                        | -                             |                          |                               |      |
| UVLO Start Threshold             | V <sub>IN</sub> rising                                                                            | V <sub>UVLSTT</sub>                    | 4.1                           |                          | 4.5                           | V    |
| UVLO Stop Threshold              | V <sub>IN</sub> falling                                                                           | V <sub>UVLSTP</sub>                    | 3.1                           |                          | 3.7                           | V    |
| UVLO Hysteresis                  |                                                                                                   | V <sub>UVLOHY</sub>                    | 0.4                           |                          | 1.4                           | V    |
| SOFT-START (SS)                  |                                                                                                   |                                        | -                             |                          |                               |      |
| Soft-Start Completion Time       |                                                                                                   | t <sub>SS</sub>                        | 0.8                           | 1.4                      | 2.0                           | ms   |
| OUTPUT VOLTAGE                   |                                                                                                   |                                        | -                             |                          |                               |      |
| Output Voltage during regulation | 100 μA < I <sub>OUT</sub> < 2.5 A<br>5.0 V option<br>4.0 V option<br>3.8 V option<br>3.3 V option | V <sub>OUTreg</sub>                    | 4.9<br>3.92<br>3.724<br>3.234 | 5.0<br>4.0<br>3.8<br>3.3 | 5.1<br>4.08<br>3.876<br>3.366 | V    |
| OSCILLATOR                       |                                                                                                   |                                        |                               |                          |                               |      |
| Frequency                        | 4.5 < V <sub>IN</sub> < 18 V<br>20 V <v<sub>IN &lt; 28V</v<sub>                                   | F <sub>SW</sub><br>F <sub>SW(HV)</sub> | 1.8<br>0.9                    | 2.0<br>1.0               | 2.2<br>1.1                    | MHz  |

4. Refer to ABSOLUTE MAXIMUM RATINGS and APPLICATION INFORMATION for Safe Operating Area.

5. Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at T<sub>J</sub> = T<sub>A</sub> = 25°C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.

### Table 3. ELECTRICAL CHARACTERISTICS

 $V_{IN} = 4.5$  to 28 V,  $V_{EN} = 5$  V,  $V_{BST} = V_{SW} + 3$  V,  $C_{DRV} = 0.1 \mu$ F, for typical values  $T_J = 25^{\circ}$ C, Min/Max values are valid for the temperature range  $-40^{\circ}$ C  $\leq T_J \leq 150^{\circ}$ C unless noted otherwise, and are guaranteed by test, design or statistical correlation (Notes 4, 5)

| Parameter                                                                                                                    | Test Conditions                                                                                                    | Symbol                                       | Min                         | Тур                           | Max                         | Unit |
|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------|-------------------------------|-----------------------------|------|
| VIN FREQUENCY FOLDBACK MONITOR                                                                                               |                                                                                                                    |                                              |                             |                               |                             |      |
| Frequency Foldback Threshold<br>V <sub>IN</sub> rising<br>V <sub>IN</sub> falling                                            |                                                                                                                    | V <sub>FLDUP</sub><br>V <sub>FLDDN</sub>     | 18.4<br>18                  |                               | 20<br>19.8                  | V    |
| Frequency Foldback Hysteresis                                                                                                |                                                                                                                    | V <sub>FLDHY</sub>                           | 0.2                         | 0.3                           | 0.4                         | V    |
| MODE TRANSITION                                                                                                              |                                                                                                                    |                                              |                             |                               |                             |      |
| Normal to Low-Iq mode Current Threshold                                                                                      | 8 V < V <sub>IN</sub> < 28 V                                                                                       | I <sub>NtoL</sub>                            | 3                           |                               | 40                          | mA   |
| Mode Transition Duration<br>Switcher to Linear<br>Linear to Switcher                                                         |                                                                                                                    | t <sub>SWtoLIN</sub><br>t <sub>LINtoSW</sub> |                             | 300<br>1                      | 2                           | μs   |
| Minimum time in Normal Mode before starting to monitor output current                                                        |                                                                                                                    | t <sub>SWblank</sub>                         |                             | 500                           |                             | μs   |
| Linear to switcher transition<br>at high Vin<br>at low Vin                                                                   | V <sub>OUT</sub> = 3.3 V                                                                                           | VLINtoSW(HV)<br>VLINtoSW(LV)                 | 19<br>3.6                   |                               | 28<br>4.5                   | V    |
| PEAK CURRENT LIMIT                                                                                                           |                                                                                                                    |                                              |                             |                               |                             |      |
| Current Limit Threshold                                                                                                      |                                                                                                                    | I <sub>LIM</sub>                             | 3.9                         | 4.4                           | 4.9                         | Α    |
| POWER SWITCH                                                                                                                 |                                                                                                                    |                                              |                             |                               |                             |      |
| ON Resistance                                                                                                                | $V_{BST} = V_{SW} + 3.0 V$                                                                                         | R <sub>DSON</sub>                            |                             | 180                           | 360                         | mΩ   |
| Leakage current VIN to SW                                                                                                    | $V_{SW}$ = 0, -40°C $\leq T_{J} \leq 85^{\circ}C$                                                                  | I <sub>LKSW</sub>                            |                             |                               | 10                          | μA   |
| Minimum ON Time                                                                                                              | Measured at SW pin                                                                                                 | t <sub>ONMIN</sub>                           | 45                          |                               | 70                          | ns   |
| Minimum OFF Time                                                                                                             | Measured at SW pin<br>At F <sub>SW</sub> = 2 MHz (normal)<br>At F <sub>SW</sub> = 500 kHz (max duty cycle)         | toffmin                                      | 30                          | 30<br>50                      | 70                          | ns   |
| SLOPE COMPENSATION                                                                                                           |                                                                                                                    |                                              |                             |                               |                             |      |
| Ramp Slope<br>(With respect to switch current)                                                                               | 4.5 < V <sub>IN</sub> < 18 V<br>20 V <v<sub>IN &lt; 28V</v<sub>                                                    | S <sub>ramp</sub><br>S <sub>ramp(HV)</sub>   | 1.45<br>0.65                | 2.0<br>1.0                    | 2.8<br>1.3                  | A/μs |
| LOW POWER LINEAR REGULATOR                                                                                                   | -                                                                                                                  |                                              |                             |                               | -                           | -    |
| Line Regulation                                                                                                              | $I_{OUT}$ = 5 mA, 6 V < V <sub>IN</sub> < 18 V                                                                     | V <sub>REG(line)</sub>                       |                             | 5                             | 25                          | mV   |
| Load Regulation                                                                                                              | V <sub>IN</sub> = 13.2 V, 0.1 mA < I <sub>OUT</sub> < 50 mA                                                        | V <sub>REG(load)</sub>                       |                             | 5                             | 35                          | mV   |
| Power Supply Rejection                                                                                                       | V <sub>OUT(ripple)</sub> = 0.5 Vp-p, F = 100 Hz                                                                    | PSRR                                         |                             | 65                            |                             | dB   |
| Current Limit                                                                                                                |                                                                                                                    | I <sub>LIN(lim)</sub>                        | 50                          |                               | 80                          | mA   |
| Output clamp current                                                                                                         | V <sub>OUT</sub> = V <sub>OUTreg(typ)</sub> + 10%                                                                  | I <sub>CL(OUT)</sub>                         | 0.5                         | 1.0                           | 1.5                         | mA   |
| SHORT CIRCUIT DETECTOR                                                                                                       |                                                                                                                    |                                              |                             |                               |                             |      |
| Switching frequency in short-circuit condi-<br>tion Analog Foldback<br>Analog foldback – high V <sub>IN</sub><br>Hiccup Mode | V <sub>OUT</sub> = 0 V, 4.5 V < V <sub>IN</sub> < 18 V<br>V <sub>OUT</sub> = 0 V, 20 V <v<sub>IN &lt; 28 V</v<sub> | F <sub>SWAF</sub><br>Fswafhv<br>Fswhic       | 450<br>225<br>24            | 550<br>275<br>32              | 650<br>325<br>40            | kHz  |
| RESET                                                                                                                        |                                                                                                                    |                                              |                             |                               |                             |      |
| Leakage current into RSTB pin                                                                                                |                                                                                                                    | I <sub>RSTBIk</sub>                          |                             |                               | 1                           | uA   |
| Output voltage threshold at which the RSTB signal goes low                                                                   | V <sub>OUT</sub> decreasing<br>5.0 V option<br>4.0 V option<br>3.8 V option<br>3.3 V option                        | V <sub>RESET</sub>                           | 4.50<br>3.6<br>3.42<br>2.97 | 4.625<br>3.7<br>3.515<br>3.05 | 4.75<br>3.8<br>3.61<br>3.14 | V    |

Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at T<sub>J</sub> = T<sub>A</sub> = 25°C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.

#### Table 3. ELECTRICAL CHARACTERISTICS

 $V_{IN}$  = 4.5 to 28 V,  $V_{EN}$  = 5 V,  $V_{BST}$  =  $V_{SW}$  + 3 V,  $C_{DRV}$  = 0.1  $\mu$ F, for typical values  $T_J$  = 25°C, Min/Max values are valid for the temperature range -40°C  $\leq T_J \leq$  150°C unless noted otherwise, and are guaranteed by test, design or statistical correlation (Notes 4, 5)

| Parameter                     | Test Conditions                                                                             | Symbol                 | Min                  | Тур                  | Max                   | Unit |
|-------------------------------|---------------------------------------------------------------------------------------------|------------------------|----------------------|----------------------|-----------------------|------|
| RESET                         |                                                                                             |                        | -                    |                      |                       | -    |
| Hysteresis on RSTB threshold  | V <sub>OUT</sub> increasing<br>5.0 V option<br>4.0 V option<br>3.8 V option<br>3.3 V option | V <sub>REShys</sub>    | 25<br>20<br>19<br>17 | 60<br>50<br>45<br>40 | 100<br>80<br>76<br>66 | mV   |
| Noise-filtering delay         | From V <sub>OUT</sub> <v<sub>RESET to RSTB pin going low</v<sub>                            | t <sub>filter</sub>    | 10                   |                      | 25                    | μS   |
| Restart Delay time            | From V <sub>OUT</sub> >V <sub>RESET</sub> +V <sub>REShys</sub> to<br>high RSTB              | t <sub>delay</sub>     | 14                   | 16                   | 18                    | ms   |
| Low RSTB voltage              | $R_{RSTBpullup} = V_{OUTreg}/1 \text{ mA}, V_{OUT} > 1 \text{ V}$                           | V <sub>RSTBlow</sub>   |                      |                      | 0.4                   | V    |
| GATE VOLTAGE SUPPLY (DRV pin) |                                                                                             |                        |                      |                      |                       |      |
| Output Voltage                |                                                                                             | V <sub>DRV</sub>       | 3.1                  | 3.3                  | 3.5                   | V    |
| DRV UVLO START Threshold      |                                                                                             | V <sub>DRVSTT</sub>    | 2.7                  | 2.9                  | 3.05                  | V    |
| DRV UVLO STOP Threshold       |                                                                                             | V <sub>DRVSTP</sub>    | 2.5                  | 2.8                  | 3.0                   | V    |
| DRV UVLO Hysteresis           | Hysteresis                                                                                  |                        | 50                   |                      | 200                   | mV   |
| DRV Current Limit             | V <sub>DRV</sub> = 0 V                                                                      | I <sub>DRVLIM</sub>    | 21                   |                      | 50                    | mA   |
| VIN OVERVOLTAGE SHUTDOWN M    | ONITOR                                                                                      |                        |                      |                      |                       |      |
| Overvoltage Stop Threshold    | V <sub>IN</sub> increasing                                                                  | V <sub>OVSTP</sub>     | 36.5                 | 37.7                 | 39.0                  | V    |
| Overvoltage Start Threshold   | V <sub>IN</sub> decreasing                                                                  | V <sub>OVSTT</sub>     | 36.0                 | 37.3                 | 38.8                  | V    |
| Overvoltage Hysteresis        |                                                                                             | V <sub>OVHY</sub>      | 0.25                 | 0.40                 | 0.50                  | V    |
| ENABLE (EN)                   |                                                                                             |                        |                      |                      |                       |      |
| Logic low threshold voltage   |                                                                                             | V <sub>ENlow</sub>     | 0.8                  |                      |                       | V    |
| Logic high threshold voltage  |                                                                                             | V <sub>ENhigh</sub>    |                      |                      | 2                     | V    |
| EN pin input current          |                                                                                             | I <sub>ENbias</sub>    | 0.2                  |                      | 1                     | μΑ   |
| THERMAL SHUTDOWN              |                                                                                             |                        |                      |                      |                       |      |
| Activation Temperature        |                                                                                             | TSD                    | 155                  |                      | 190                   | °C   |
| Reset temperature             |                                                                                             | TSD <sub>restart</sub> | 135                  |                      | 185                   | °C   |
| Hysteresis                    |                                                                                             | T <sub>HYS</sub>       | 5                    |                      | 20                    | °C   |

5. Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at  $T_J = T_A = 25^{\circ}$ C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.















Figure 28. Switcher to Low–Iq Mode Transition (5.0 V Version, 2.2  $\mu$ H) vs. Input Voltage

### APPLICATION INFORMATION

#### Hybrid Low-Power Mode

A high-frequency switch-mode regulator is not very efficient in light load conditions, making it difficult to achieve low-Iq requirements for sleep-mode operation. To remedy this, the NCV891330 includes a low-Iq linear regulator that turns on at light load, while the PWM regulator turns off, ensuring a high-efficiency low-power operation. Another advantage of linear mode is the tight regulation free of voltage ripple usually associated with low-Iq switchers in light load conditions.

At initial start–up the NCV891330 always runs in PWM converter mode, regardless of the output current, and goes through a soft start. It then stays in PWM mode if the output current is high enough. If the output current is low, the NCV891330 transitions to Linear Regulator mode, after a  $300 \,\mu\text{s}$  period during which it assesses the level of ouput current. Note that the Reset signal needs to be high before the IC starts to look at the output current level.

It stays in this low-power mode until the output current exceeds the  $I_{LIN(lim)}$  limit: it then transitions to PWM

converter mode. This transition happens in less than  $2 \mu s$ , so that the transient response is not affected by the mode change.

Once the NCV891330 has transitioned to switcher mode, it cannot go back to low–Iq mode before a 500  $\mu$ s blanking period has elapsed, after which it starts looking at the output current level.

If the NCV891330 is in low–Iq Linear Regulator mode in normal battery range, it will transition to switcher mode when  $V_{IN}$  increases above  $V_{LINtoSW(HV)}$ , regardless of the output current. Similarly, if the NCV891330 is in PWM mode and  $V_{IN}$  is higher than  $V_{FLDUP}$ , it will not transition to low–Iq Linear mode even if the output current becomes lower than  $I_{NtoL}$ .

At low input voltage, the NCV891330 stays in low–Iq mode down to  $V_{LINtoSW(LV)}$  if it entered this mode while in normal battery range. However it may not enter low–Iq mode below 8 V depending on the charge of the bootstrap capacitor (see Bootstrap section and typical characteristics curves for details).



Figure 29. Mode Transition Diagram for Input Voltages between 8.0 V and VLINtoSW(HV)

### Input Voltage

An Undervoltage Lockout (UVLO) circuit monitors the input. The circuit can inhibit switching and reset the Soft-start circuit if there is insufficient voltage for proper regulation. Depending on the output conditions (voltage option and loading), the NCV891330 may lose regulation and run in drop-out mode before reaching the UVLO threshold: refer to the Minimum Vin calculation tool for details. When the input voltage drops low enough that the part cannot regulate because it reaches its maximum duty cycle, the switching frequency is divided down by up to 4 (down to 500 kHz). This helps lowering the minimum voltage at which the regulator loses regulation.

An overvoltage monitoring circuit automatically terminates switching if the input voltage exceeds  $V_{OVSTP}$  (see Figure 30), but the NCV891330 can withstand input voltages up to 45 V.

To avoid skipping switching pulses and entering an uncontrolled mode of operation, the switching frequency is reduced by a factor of 2 when the input voltage exceeds the  $V_{IN}$  Frequency Foldback threshold (see Figure 30). Frequency reduction is automatically terminated when the input voltage drops back below the  $V_{IN}$  Frequency Foldback threshold. This also helps to limit the power lost in switching and generating the drive voltage for the Power Switch.



Figure 30. NCV891330 Switching Frequency Profile vs. Input Voltage

#### Soft-Start

Upon being enabled or released from a fault condition, and after the DRV voltage is established, a soft-start circuit ramps the switching regulator error amplifier reference voltage to the final value. During soft-start, the average switching frequency is lower until the output voltage approaches regulation.

#### **Slope Compensation**

A fixed slope compensation signal is generated internally and added to the sensed current to avoid increased output voltage ripple due to bifurcation of inductor ripple current at duty cycles above 50%. The fixed amplitude of the slope compensation signal requires the inductor to be greater than a minimum value, depending on output voltage, in order to avoid sub-harmonic oscillations. The recommended inductor values are 2.2 or  $3.3 \,\mu$ H, although higher values are possible.

### **Current Limiting**

Due to the ripple on the inductor current, the average output current of a buck converter is lower than the peak current setpoint of the regulator. Figure 31 shows – for a 2.2  $\mu$ H inductor – how the variation of inductor peak current with input voltage affects the maximum DC current the NCV891330 can deliver to a load.



Figure 31. NCV891330 Load Current Capability with a 2.2  $\mu$ H Inductor

### **Short Circuit Protection**

During severe output overloads or short circuits, the NCV891330 automatically reduces its switching frequency. This creates duty cycles small enough to limit the peak current in the power components, while maintaining the ability to automatically reestablish the output voltage if the overload is removed.

In more severe short-circuit conditions where the inductor current is still too high after the switching frequency has fully folded back, the regulator enters a hiccup mode that further reduces the power dissipation and protects the system.

### **RESET Function**

The RSTB pin is pulled low when the output voltage falls below 7.5% of the nominal regulation level, and floats when the output is properly regulated. A pull–up resistor tied to the output is needed to generate a logic high signal on this open drain pin. The pin can be left unconnected when not used.

When the output voltage drops out of regulation, the pin goes low after a short noise–filtering delay ( $t_{filter}$ ). It stays low for a 16 ms delay time after the output goes back to regulation, simplifying the connection to a micro–controller.

The RSTB pin is also pulled low immediately in case of VIN overvoltage, Thermal shutdown, VIN UVLO or DRV UVLO.

### Feedback Loop

All components of the feedback loop (output voltage sensing, error amplifier and compensation) are integrated inside the NCV891330, and are optimized to ensure regulation and sufficient phase and gain margin for the recommended conditions of operation.

Recommended conditions and components:

- Input: car battery
- Output: 3.3 V, 3.8 V, 4 V or 5 V, with output current up to 3 A
- Output capacitor: 30 µF capacitance
- Inductor: 2.2 µH to 3.3 µH

With these operating conditions and components, the open loop transfer function has a phase margin greater than  $50^{\circ}$ , as can be seen in Figure 32.



Figure 32. Bode Plot of the Open Loop Transfer Function of a Buck Converter using the NCV891330 for Vin = 13 V, Vout = 3.3 V, lout = 2 A, Cout=3x10  $\mu$ F and L=2.2  $\mu$ H

For more details and for effect of component values other than the recommended ones, please refer to the design spreadsheet provided on the <u>www.onsemi.com</u> NCV891330 page. The design spreadsheet also includes the total open loop transfer function for the output voltage sensing at the NCV891330 VOUT pin to the output voltage.

## Bootstrap

At the DRV pin an internal regulator provides a ground– referenced voltage to an external capacitor ( $C_{DRV}$ ), to allow fast recharge of the external bootstrap capacitor ( $C_{BST}$ ) used to supply power to the power switch gate driver. If the voltage at the DRV pin goes below the DRV UVLO Threshold V<sub>DRVSTP</sub>, switching is inhibited and the Soft–start circuit is reset, until the DRV pin voltage goes back up above V<sub>DRVSTT</sub>.

The NCV891330 permanently monitors the bootstrap capacitor, and always ensures it stays charged no matter what the operating conditions are. As a result, the additional charging current for the bootstrap capacitor may prevent the regulator from entering Low–Iq mode at low input voltage. Practically, the 5 V output version does not enter Low–Iq mode for input voltages below 8 V, and the 3.8 V and 4 V versions for input voltages below 6.5 V (see typical characteristics curves for details).

Enable

The NCV891330 is designed to accept either a logic level signal or battery voltage as an Enable signal. However if

#### **ORDERING INFORMATION**

voltages above 40 V are expected, EN should be tied to VIN through a 10 k $\Omega$  resistor in order to limit the current flowing into the overvoltage protection of the pin.

EN low induces a shutdown mode which shuts off the regulator and minimizes its supply current to  $9 \,\mu A$  typical by disabling all functions.

Upon enabling, voltage is established at the DRV pin, followed by a soft-start of the switching regulator output.

#### **Thermal Shutdown**

A thermal shutdown circuit inhibits switching, resets the Soft-start circuit, and removes DRV voltage if internal temperature exceeds a safe level. Switching is automatically restored when temperature returns to a safe level.

### Exposed Pad

The exposed pad (EPAD) on the back of the package must be electrically connected to the electrical ground (GND pin) for proper, noise–free operation.

| Device           | Output | Package   | Shipping           |  |
|------------------|--------|-----------|--------------------|--|
| NCV891330PD50R2G | 5.0 V  |           |                    |  |
| NCV891330PD40R2G | 4.0 V  | SOIC-8 EP | 2500 / Tape & Reel |  |
| NCV891330PD38R2G | 3.8 V  | (Pb-Free) |                    |  |
| NCV891330PD33R2G | 3.3 V  | 1         |                    |  |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





| DATE 02 APR 2019 |
|------------------|
|                  |

SOIC-8 EP CASE 751AC ISSUE D



|     | MILLIMETERS |                |      |  |  |  |
|-----|-------------|----------------|------|--|--|--|
| DIM | MIN.        | NOM            | MAX. |  |  |  |
| А   | 1.35        | 1.55           | 1.75 |  |  |  |
| A1  | I           | 0.05           | 0.10 |  |  |  |
| A2  | 1.35        | 1.50           | 1.65 |  |  |  |
| b   | 0.31        | 0.41           | 0.51 |  |  |  |
| с   | 0.17        | 0.21           | 0.23 |  |  |  |
| D   |             | 4.90 BSC       |      |  |  |  |
| Е   |             | 6.00 BSC       |      |  |  |  |
| E1  | 3.90 BSC    |                |      |  |  |  |
| е   |             | 1.27 BSC       |      |  |  |  |
| F   | 2.24        | 2.24 2.72 3.20 |      |  |  |  |
| F1  | 0.15        | 0.20           | 0.25 |  |  |  |
| G   | 1.55        | 2.03           | 2.51 |  |  |  |
| G1  | 0.41        | 0.46           | 0.51 |  |  |  |
| h   | 0.25        | 0.38           | 0.50 |  |  |  |
| L   | 0.40        | 0.84           | 1.27 |  |  |  |
| L1  | 1.04 REF    |                |      |  |  |  |
| L2  | 0.25 REF    |                |      |  |  |  |
| Ø   | 0°          | 4°             | 8°   |  |  |  |

RECOMMENDED **MOUNTING FOOTPRINT\*** 

1.270 -

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D."

2 510 7.000

8X 0.760

## GENERIC **MARKING DIAGRAM\***

е

SIDE VIEW

A1

G1

5

Н Н н н

BOTTOM VIEW

Δ

NOTE 8

AAB XXXXX AYWW=

| XXXXXX | = Specific Device Code |
|--------|------------------------|
| Α      | = Assembly Location    |
| Υ      | = Year                 |
| WW     | = Work Week            |
| •      | = Pb-Free Package      |

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " -", may or may not be present and may be in either location. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON14029D | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOIC-8 EP   | -                                                                                                                                                                                   | PAGE 1 OF 1 |  |  |

ON Semiconductor and unarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor date sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use a a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor houteds for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

ON Semiconductor Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative