## **General Description** The MAX190/MAX191 are monolithic, CMOS, 12-bit analog-to-digital converters (ADCs) featuring differential inputs, track/hold (T/H), internal voltage reference, internal or external clock, and parallel or serial µP interface. Both devices have a 7.5µs conversion time. The MAX190 has a 5µs acquisition time and sampling rate of 76k samples per second (ksps), while the MAX191 has a 2µs acquisition time and is guaranteed at 100ksps. Decoupling capacitors are the only external components needed for the power supply and reference. These ADCs operate with either an external reference, or an internal reference that features an adjustment input for trimming system gain errors. Both the MAX190 and MAX191 operate from a single +5V supply. The MAX191 also operates from dual ±5V supplies, allowing ground-referenced bipolar input signals. Both devices feature a logic power-down input, which reduces the 3mA VDD supply current to 50µA max, including the internal-reference current. The MAX190/MAX191 provide three interface modes: two 8-bit parallel modes, and a serial interface mode that is compatible with SPI, QSPI and Microwire<sup>TM</sup> serial-interface standards. ## **Applications** Battery-Powered Data Logging PC Pen Digitizers High-Accuracy Process Control Electromechanical Systems Data-Acquisition Boards for PCs Automatic Testing Systems **Telecommunications** Digital-Signal Processing (DSP) ## **Functional Diagram** <sup>TM</sup> Microwire is a registered trademark of National Semiconductor #### Features - 12-Bit Resolution, 1/2LSB Linearity - ♦ +5V or ±5V Operation (MAX191) - Built-In Track/Hold - Internal Reference with Adjustment Capability - Low Power: 3mA Operating Mode 20μA Power-Down Mode - 100ksps Tested Sampling Rate (MAX191) - Serial and 8-Bit Parallel μP Interface - ◆ 24-Pin Narrow DIP and Wide SO Packages ## **Ordering Information** | PART | TEMP. RANGE | PIN-PACKAGE | ERROR<br>(LSBs) | |------------|-----------------|-----------------------|-----------------| | MAX190ACNG | 0°C to +70°C | 24 Narrow Plastic DIP | ±1/2 | | MAX190BCNG | 0°C to +70°C | 24 Narrow Plastic DIP | ±1 | | MAX190ACWG | 0°C to +70°C | 24 Wide SO | ±1/2 | | MAX190BCWG | 0°C to +70°C | 24 Wide SO | ±1 | | MAX190BC/D | 0°C to +70°C | Dice* | ±1 | | MAX190AENG | -40°C to +85°C | 24 Narrow Plastic DIP | ±1/2 | | MAX190BENG | -40°C to +85°C | 24 Narrow Plastic DIP | ±1 | | MAX190AEWG | -40°C to +85°C | 24 Wide SO | ±1/2 | | MAX190BEWG | -40°C to +85°C | 24 Wide SO | ±1 | | MAX190AMRG | -55°C to +125°C | 24 Narrow CERDIP** | ±1/2 | | MAX190BMRG | -55°C to +125°C | 24 Narrow CERDIP** | ±1 | ## Ordering Information continued on last page. - \* Dice are specified at $TA = +25^{\circ}C$ , DC parameters only. - \*\*Contact factory for availability and processing to MIL-STD-883. ## Pin Configuration ## **ABSOLUTE MAXIMUM RATINGS** | Operating Temperature Ranges: | |--------------------------------------------| | MAX19_C 0°C to +70°C | | MAX19_E | | MAX19_M | | Storage Temperature Range65°C to +160°C | | Lead Temperature (soldering, 10 sec)+300°C | | - · · · · · · · · · · · · · · · · · · · | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **ELECTRICAL CHARACTERISTICS** $(V_{DD}=5V~\pm5\%,~V_{SS}=0V~or~-5V~\pm5\%~(MAX191~only),~f_{CLK}=1.6MHz,~50\%~duty~cycle,~AIN-=AGND,~BIP=GND,~slow-memory~mode,~internal-reference~mode,~external-reference~compensation~mode,~synchronous~operation,~Figure~6,~T_A=T_{MIN}~to~T_{MAX},~unless~otherwise~noted.)~(Note~1)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------|--------------|-------------------------------------------------|--------------------|------|-------|--------| | DC ACCURACY (Note 2) | <u> </u> | | | | | | | Resolution | | | 12 | | | Bits | | | 16.11 | MAX19_A | | | ±1/2 | LSB | | Integral Nonlinearity | INL | MAX19_B | | | ±1 | LSB | | Differential Nonlinearity | DNL | No missing codes over temperature | | | ±1 | LSB | | 0" | | MAX19_A | | | ±1 | LSB | | Offset Error | | MAX19_B | | | ±2 | LSB | | O.:. F (NI-t- 0) | | MAX19_A | | | ±2 | LSB | | Gain-Error (Note 3) | | MAX19_B | | | ±3 | LSB | | Gain-Error Tempco (Note 4) | | Excludes internal-reference drift | | ±0.2 | | ppm/°C | | DYNAMIC ACCURACY (samp | e rate = 76k | Hz for the MAX190, and 100kHz for the MAX191, \ | $I_{N} = 4V_{p-p}$ | o) | | | | Signal-to-Noise plus Distortion<br>Ratio | SINAD | 1kHz input signal, T <sub>A</sub> = +25°C | 70 | | | dB | | Total Harmonic Distortion (up to the 5th Harmonic) | THD | 1kHz input signal, T <sub>A</sub> = +25°C | | | -80 | dB | | Spurious-Free Dynamic Range | SFDR | 1kHz input signal, TA = +25°C | 80 | | | dB | | CONVERSION RATE | | | | | | | | | | MAX190, synchronous CLK (12 to 12.5 CLKs) | 7.50 | | 7.81 | | | Conversion Time (Note 5) | tconv | MAX191, synchronous CLK (12 to 13 CLKs) | 7.50 | | 8.125 | μs | | | | MAX190/MAX191, internal CLK, CL = 120pF | 6 | 12 | 18 | | | T | | MAX190 | | | 5 | | | Track/Hold Acquisition Time | | MAX191 | | | 2 | μs | | Aperture Delay | 1 | | | 25 | | ns | | Aperture Jitter | | | | 50 | | ps | | External Clock Frequency<br>Range (Note 6) | fCLK | | 0.1 | | 1.6 | MHz | ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD}=5V\pm5\%,V_{SS}=0V\text{ or }-5V\pm5\%\text{ (MAX191 only), }f_{CLK}=1.6\text{MHz},50\%\text{ duty cycle, AIN-}=\text{AGND, BIP}=\text{GND, slow-memory mode, internal-reference mode, external-reference compensation mode, synchronous operation, Figure 6, <math>T_{A}=T_{MIN}$ to $T_{MAX}$ , unless otherwise noted.) (Note 1) | PARAMETER SYMBOL | | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------|------------------|------------------------------------------------------------------------------|----------|-------------|-------------|----------| | ANALOG INPUT | | | | | | | | | | MAX190 | 0 | | VDD | V | | Input Voltage Range (Note 7) | | MAX191 | Vss | | $V_{DD}$ | | | Input Leakage Current | | $V_{IN} = V_{SS}$ to $V_{DD}$ (MAX191),<br>$V_{IN} = 0$ to $V_{DD}$ (MAX190) | | | ±10 | μΑ | | Input Capacitace (Note 6) | | | <u> </u> | 45 | 80 | pF | | Small-Signal Bandwidth | | | | 2 | | MHz | | INTERNAL REFERENCE | | | | _ | | | | VREF Output Voltage | | T <sub>A</sub> = +25°C | 4.076 | 4.096 | 4.116 | V | | | l - | MAX19C | | | 50 | | | VREF Output TC (Note 8) | | MAX19_E | | | 60 | ppm/°C | | | | MAX19_M | | | 80 | ] | | Output Current Capability (Note 9) | | T <sub>A</sub> = +25°C | | | 2 | mA | | Load Regulation | | $T_A = +25^{\circ}C$ , $I_{OUT} = 0mA$ to $2mA$ | | | 4 | mV | | Output Short-Circuit Current | | | | 18 | | _ mA | | Capacitive Load Required | | External-reference compensation mode | 4.7 | | | μF | | Power-Supply Rejection | | $V_{DD} = \pm 5\%$ , $V_{SS} = \pm 5\%$ (MAX191) | | ±300 | | μ٧ | | REFADJ Input Adjustment<br>Range (Note 10) | | | -60 | | 30 | mV<br> | | REFADJ Disable Threshold | | | 4.5 | | | V | | REFADJ Output Voltage | , | | | 2.4 | | V | | REFADJ Input Current | | REFADJ = 5V | | | 60 | μΑ | | REFERENCE INPUT | | | | | | | | Input Voltage Range | | External-reference mode | 2.5 | | 5 | V | | Input Current | i | External reference = 5V | | | 1 | mA | | Input Resistance | | External-reference mode | 5 | 10 | | kΩ | | LOGIC INPUTS | | | | | | | | Input Low Voltage | V <sub>IL</sub> | CS, RD, CLK, HBEN, PAR, BIP | | | 0.8 | V | | Input High Voltage | VIH | CS, RD, CLK, HBEN, PAR, BIP | 2.4 | | | V | | Input Current | lin | V <sub>IN</sub> = 0V to V <sub>DD</sub> | | | ±10 | μА | | | | PD = high/float | | <del></del> | ±200 | | | Input Current CLK | IIN | PD = low | | ±0.1 | | , μA<br> | | Input Capacitance (Note 6) | CIN | | | | 10 | pF | | PD Input Low Voltage | V <sub>1</sub> L | | | | 0.5 | † v | | PD Input High Voltage | +<br> ViH | | 4.5 | | <del></del> | V | | PD Input Current | IIN | PD = 0V to V <sub>DD</sub> (Note 11) | | | ±20 | μА | | PD External Leakage for Float<br>State (Note 12) | | Maximum current allowed for "floating state" | | | ±100 | nA | | PD Floating State Voltage | VFLT | External-reference compensation mode | _ | 2.8 | - | V | ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD}=5V\,\pm5\%,\,V_{SS}=0V\,\,\text{or}\,\,-5V\,\pm5\%\,\,(\text{MAX}191\,\,\text{only}),\,f_{CLK}=1.6\text{MHz},\,50\%\,\,\text{duty cycle},\,AIN-=AGND,\,BIP=GND,\,slow-memory\,\,\text{mode},\,internal-reference\,\,\text{mode},\,\text{external-reference}\,\,\text{compensation}\,\,\text{mode},\,\text{synchronous}\,\,\text{operation},\,Figure\,\,6,\,T_A=T_{MIN}\,\,\text{to}\,\,T_{MAX},\,\text{unless}\,\,\text{otherwise}\,\,\text{noted}.)\,\,(\text{Note}\,\,1)$ | PARAMETER | SYMBOL | CONDITIO | MIN | TYP | MAX | UNITS | | | |---------------------------------------------------|--------|----------------------------------------------------------------|-----------------|-------|------|-------|-----|--| | LOGIC OUTPUTS | | | | | | | | | | Output Low Voltage | Vol | IOUT = 1.6mA | | | 0.4 | V | | | | Output High Voltage | Voн | Ιουτ = -200μΑ | 4.0 | | | V | | | | Three-State Leakage Current | IL | D0/D8-D7/DOUT | | | ±10 | μΑ | | | | Three-State Output<br>Capacitance (Note 6) | Cout | | | | 15 | pF | | | | POWER REQUIREMENTS | | | | | | | | | | Positive Supply Voltage | VDD | | 4.75 | | 5.25 | V | | | | Negative Supply Voltage (MAX191 only) | Vss | MAX191 | | -5.25 | | 0 | V | | | | 1 . | | PD = high/float | | 3 | 5 | mA | | | Positive Supply Current | IDD | CS = RD = V <sub>DD</sub> , AIN = 5V,<br>D0/D8-D7/DOUT = 0V or | PD = low | | 20 | 50 | μА | | | Negative Supply Current | | V <sub>DD</sub> , HBEN = PAR = BIP | PD = high/float | | 20 | 100 | 1 ^ | | | (MAX191 only) | Iss | = 0V or VDD | PD = low | | 1 | 20 | μА | | | Positive Supply Rejection (Note 13) | | FS change, V <sub>DD</sub> = 5V ±5% | | | ±1/2 | LSB | | | | Negative Supply Rejection (MAX191 only) (Note 13) | | FS change, Vss = -5V ±5% | | | ±1/2 | LSB | | | ## **TIMING CHARACTERISTICS (see Figures 6-10)** (VDD = 5V ±5%, VSS = 0V or -5V ±5% (MAX191 only), TA = TMIN to TMAX, unless otherwise noted.) (Note 14) | DADAMETED | OVMBOL | CONDITIONS | T, | 4 = +25°( | C , | M | AX19_ | C/E | M | AX19_ | М | UNITS | |-------------------------------------------|-----------------|---------------|-----|-----------|-----|----------|-------|-----|-----|-------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | CS to RD Setup Time | t <sub>1</sub> | | 0 | | | 0 | | | 0 | | | ns | | RD to BUSY Delay | t2 | CL = 50pF | | | 120 | <u> </u> | | 140 | | | 160 | ns | | Data Access Time (Note 15) | t3 | CL = 100pF | | | 120 | | | 140 | | | 160 | ns | | RD Pulse Width | t <sub>4</sub> | | 150 | | | 150 | | | 150 | | | ns | | CS to RD Hold Time | t5 | | 0 | | | 0 | | | 0 | | | ns | | Data Setup Time After<br>BUSY (Note 15) | te | | | | 80 | <u> </u> | | 100 | | | 120 | ns | | Bus Relinquish Time<br>(Note 16) | t <sub>7</sub> | | | | 100 | | | 110 | | | 120 | ns | | HBEN to RD Setup Time | t8 | | 80 | | | 100 | | | 120 | | | ns | | HBEN to RD Hold Time | t9 | | 0 | | | 0_ | | | 0 | | | ns | | Delay Between Read<br>Operations (Note 6) | t10 | | 200 | | | 200 | | | 200 | | | ns | | Delay Between | T | MAX190 | 5 | | | 5 | | | 5 | | | | | Conversions | t <sub>11</sub> | MAX191 | 2 | | | 2 | | | 2 | | | μs | | Aperture Delay | t <sub>12</sub> | Jitter < 50ps | | 25 | | | | | | | | ns | | CLK to BUSY Delay (Note 6) | t <sub>13</sub> | | | | 200 | | | 230 | | | 260 | ns | ## TIMING CHARACTERISTICS (see Figures 6-10) (continued) $(V_{DD} = 5V \pm 5\%, V_{SS} = 0V \text{ or } -5V \pm 5\% \text{ (MAX191 only)}.$ Ta = Tmin to Tmax, unless otherwise noted.) (Note 14) | | 2:442.21 | CONDITIONS | T, | A = +25° | C | M | AX19 | C/E | MAX19M | | | UNITS | |------------------------------------------------|-----------------|------------|-----|----------|-------|----------|------|------|--------|-----|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | SCLK <sub>OUT</sub> to SSTRB Rise<br>Delay | t14 | | | | 100 | | | 130 | | | 150 | ns | | SCLKOUT to SSTRB<br>Fall Delay | t15 | | | | 100 . | | | 130 | | | 150 | ns | | CS or RD Hold Time | | MAX190 | 5 | | | 5 | | | 5 | | | ns | | | t16 | MAX191 | 10 | | | 10 | | | 10 | | | 110 | | CS or RD Delay<br>(MAX190 only) | t <sub>17</sub> | | | | 50 | <u> </u> | | 50 | | | 50 | ns | | CS or RD Setup Time<br>(MAX191 only) | t <sub>17</sub> | | 150 | | | 150 | | | 150 | | | ns | | CS to Data Access Serial<br>Mode (MAX190 only) | t18 | | | | 180 | | | 230 | | | 250 | ns | | CS to DOUT Three-State | t19 | | | | 100 | | | 110_ | | | 120 | ns | | SCLK to SCLKOUT Delay | t20 | | | | 160 | <u> </u> | | 180 | | | 200 | ns | | SCLKout to DOUT Delay | t21 | | | | 100 | <u> </u> | | 130 | | | 150 | ns | | SCLK to DOUT Delay | t22 | | | | 240 | | | 260 | | | 280 | ns | | SCLK to SSTRB Delay | t23 | | | | 260 | | | 310 | | | 350 | ns | Note 1: Performance at power-supply tolerance limits guaranteed by power-supply rejection test. Note 1: Performance at power-supply tolerance in this guaranteed by power supply rejection test. Note 2: VDD = 5V, VSS = 0V (MAX191), FS = VREF. Note 3: FS = VREF, offset nulled, ideal last-code transition = FS - 3/2 LSB. Note 4: Gain-Error Tempco = ΔGE/ΔT, where ΔGE is the gain-error change from TA = +25°C to TMIN or TMAX. Note 5: Conversion time defined as the number of clock cycles times the clock period, clock has a 50% duty cycle. Note 6: Guaranteed by design, not production tested. Note 6: Guaranteed by design, not production tested. Note 7: AIN+, AIN- must not exceed supplies for specified accuracy. Note 8: VREF TC = ΔVREF/ΔT, where ΔVREF is reference-voltage change from TA = +25°C to TMIN or TMAX. Note 9: Output current should not change during conversion. This current is in addition to the current required by the internal DAC. Note 10: REFADJ adjustment range is defined as the allowed voltage excursion on REFADJ relative to its unadjusted value of 2.4V. This will typically result in a 1.7 times larger change in the REF output (Figure 12a). Note 11: This current is included in the PD supply current specification. Note 12: Floating the PD pin guarantees external compensation mode. Note 13: VREF = 4.096V, external reference Note 14: All input control signals are specified with tree to 5 Note 14: All input control signals are specified with $t_f = t_f = 5$ ns (10% to 90% of 5V) and timed from a voltage level of 1.6V. Note 15: t3 and t6 are measured with the load circuits of Figure 1 and defined as the time required for an output to cross 0.8V or 2.4V. Note 16: t7 is defined as the time required for the data lines to change 0.5V when loaded with the circuits of Figure 2. ## **Typical Operating Characteristics** ## **Pin Description** | PI | N | NAME | FUNCTION | |--------|-------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MAX190 | MAX191 | NAME | FUNCTION | | 1 | 1 | PD | Power-Down Input. A logic low at PD deactives the ADC - only the bandgap reference is active. A logic high selects normal operation, internal-reference conpensation mode. An open-circuit condition selects normal operation, external-reference compensation mode. | | 2 | i | AGND | Analog Ground. Connect both AGND pins to ground. | | | 2 | Vss | Negative Supply Input, 0V to -5.25V | | 3 | 3 | AIN+ | Sampled Analog Input | | 4 | 4 | AIN- | Analog Input Return. Pseudo-differential (see Gain and Offset Adjustment section). | | 5 | 5 | VREF | Reference-Buffer Output for Internal Reference. Input for external reference when REFADJ is connected to VDD. | | 6 | 6 | REFADJ | Reference Adjust | | 7 | 7 | AGND | Analog Ground | | 8 | 8 | BIP | BIP = low selects unipolar mode,<br>BIP = high selects bipolar mode (see <i>Gain and Offset Adjustment</i> section) | | 9 | 9 | BUSY | BUSY Output is low during a conversion. | | 10 | 10 | D0/D8 | Three-State Data Outputs: LSB = D0 | | 11 | 11 | D1/D9 | Three-State Data Outputs | | 12 | 12 | DGND | Digital Ground | | 13 | 13 | D2/D10 | Three-State Data Outputs | | 14 | + <u>14</u> | D3/D11 | Three-State Data Outputs: MSB = D11 | | 15 | 15 | D4 | Three-State Data Output | | 16 | 16 | D5/SSTRB | Three-State Data Output/Serial Strobe Output in serial mode | | 17 | 17 | D6/SCLKout | Three-State Data Output/Serial Clock Output in serial mode | | 18 | 18 | D7/DOUT | Three-State Data Output/Data Output in serial mode | | 19 | 19 | RD | Read Input. In parallel mode, a low signal starts a conversion when CS and HBEN are low (memory mode). RD also enables the outputs when CS is low. In serial mode, RD = low enables SCLKOUT and SSTRB when CS is low. RD = high forces SCLKOUT and SSTRB into a high-impedance state. | | 20 | 20 | CS | Chip-Select Input. Must be low for the ADC to recognize RD and HBEN inputs in parallel mode. The falling edge of CS starts a conversion in serial mode. CS = high in serial mode forces SCLKOUT, SSTRB, and DOUT into a high-impedance state. | | 21 | 21 | HBEN | High-Byte Enable Input. In parallel mode, HBEN = high multiplexes the 4 MSBs of the conversion r sult into the lower bit outputs. HBEN = high also disables conversion starts. HBEN = low places th 8 LSBs onto the data bus. In serial mode, HBEN = low enables SCLKOUT to operate during the conversion only, HBEN = high enables SCLKOUT to operate continuously, provided CS is low. | | 22 | 22 | PAR | Sets the output mode. PAR = high selects parallel output mode. PAR = low selects serial output mode. | | 23 | 23 | CLK/SCLK | Clock Input/Serial Clock Input in serial mode. An external TTL-/CMOS-compatible clock may be applied to this pin, or a capacitor (120pF nominal) may be connected between CLK and DGND to operate the internal oscillator. | | 24 | 24 | V <sub>DD</sub> | Positive Supply, +5V ±5% | Figure 1. Load Circuits for Access Time Figure 2. Load Circuits for Bus-Relinquish Time ## **Detailed Description** The MAX190/MAX191 use successive approximation and input track/hold (T/H) circuitry to convert an analog input signal to a 12-bit digital output. Flexible control logic provides easy interface to microprocessors (μPs), so most applications require only the addition of passive components. No external hold capacitor is required for the T/H. Figure 3 shows the MAX190/MAX191 in their simplest operational configuration. The MAX190 generates a conversion in 12.5μs, including the T/H acquisition time, and converts input signals in the range of OV to VREF+. The MAX191 also converts input signals from -VREF/2 to +VREF/2 in 9.5μs, including the T/H acquisition time. The VREF input accepts reference voltages from 2.5V to 5V (see the *Gain and Offset Adjustment* section). #### **Pseudo-Differential Input** The sampling architecture of the ADC's analog comparator is illustrated in the *Equivalent Input Circuit* (Figure 4). A capacitor switching between the AIN+ and AIN- inputs acquires the signal at the ADC's analog input. At the end of the conversion, the capacitor reconnects to AIN+ and charges to the input signal. An external input buffer is Figure 3. MAX190/MAX191 Operational Diagram usually not needed for low-bandwidth input signals (<100Hz) because the ADC disconnects from the input during the conversion. In unbuffered applications, an input filter capacitor reduces conversion noise, but also may limit input bandwidth. When converting a single-ended input signal, AIN-should be connected to AGND. If a differential signal is connected, consider that the configuration is pseudo differential – only the signal side to the input channel is held by the T/H. The return side (AIN-) must remain stable within $\pm 0.5 LSB$ ( $\pm 0.1 LSB$ for best results) with respect to AGND during a conversion. Accomplish this by connecting a $0.1 \mu F$ capacitor from AIN- to AGND. #### Analog Input - Track/Hold The T/H enters its tracking mode when the ADC is deselected ( $\overline{\text{CS}}$ pin is held high and $\overline{\text{BUSY}}$ pin is high). Hold mode starts approximately 25ns after a conversion is initiated. The variation in this delay from one conversion to the next (aperture jitter) is about 50ps. Figures 6-10 detail the T/H and interface timing for the various interface modes. Figure 4. Equivalent Input Circuit The time required for the T/H to acquire an input signal is a function of how quickly its input capacitance is charged. If the input signal's source impedance is high, the acquisition time lengthens and more time must be allowed between conversions. Acquisition time is calculated by: $t_{ACQ} = 10(R_S + R_{IN})C_{HOLD}$ (but never less than 5µs for the MAX190, or 2µs for the MAX191) where $R_{\text{IN}} = 10 \text{k}\Omega$ for the MAX190 or $2 \text{k}\Omega$ for the MAX191, $R_{\text{S}} = \text{source}$ impedance of the input signal, and $C_{\text{HOLD}} = 32 \text{pF}$ (see Figure 4). #### Input Bandwidth The ADC's input tracking circuitry has a 1MHz typical large-signal bandwidth characteristic, and a $30V/\mu s$ slew rate. It is possible to digitize high-speed transients and measure periodic signals with bandwidths exceeding the ADC's sample rate (76ksps for the MAX190, 100ksps for the MAX191) by using undersampling techniques. Note that if undersampling is used to measure high-frequency signals, special care must be taken to avoid aliasing errors. Without adequate input bandpass filtering, out-of-band signals and noise may be aliased into the measurement band. ## **Input Protection** Internal protection diodes, which clamp the analog input to $V_{DD}$ and GND, allow AIN+ to swing from -0.3V to ( $V_{DD}$ + 0.3V) on the MAX190 and ( $V_{SS}$ - 0.3V) to ( $V_{DD}$ + 0.3V) on the MAX191 with no risk of damage to the ADC. However, for accurate conversions near full scale, AIN+ should not exceed the power supplies ( $V_{DD}$ and GND for Figure 5. Internal Clock Circuit the MAX190, $V_{DD}$ and $V_{SS}$ for the MAX191) by more than 50mV because ADC accuracy is affected when the protection diodes are even slightly forward biased. ## \_ Digital Interface Starting a Conversion In the parallel mode, the ADC is controlled by the CS, RD, and HBEN inputs, as shown in Figure 6. The T/H enters hold mode and a conversion starts at the falling edge of CS and RD while HBEN (not shown) is low. BUSY goes low as soon as the conversion starts. On the falling edge of the 13th input clock pulse after the conversion starts, BUSY goes high and the conversion result is latched into three-state output buffers. In serial mode, the falling edge of CS initiates a conversion, and the T/H enters hold mode. Data is shifted out serially as the conversion procedes (see Figure 10). See the *Parallel Digital-Interface Mode* and *Serial-Interface Mode* sections for details. ## Internal/External Clock Figure 5 shows the MAX190/MAX191 clock circuitry. The ADC includes internal circuitry to generate a clock with an external capacitor. As indicated in the *Typical Operating Characteristics*, a 120pF capacitor connected between the CLK and DGND pins generates a 1MHz nominal clock frequency (see Figure 5). Alternatively, an external clock (between 100kHz and 1.6MHz) can be applied to CLK. When using an external clock source, acceptable clock duty cycles are between 45% and 55%. ## **Clock and Control Synchronization** For best analog performance on the MAX190/MAX191, the clock should be synchronized to the conversion start signals ( $\overline{CS}$ and $\overline{RD}$ ) as shown in Figure 6. At least 100ns should separate the start of a conversion from the nearest clock edge. This ensures that CLK transitions are not coupled to the analog input and sampled by the T/H. The magnitude of this feedthrough can be a few millivolts. When the clock and conversion start signals are synchronized, small end-point errors (offset and full-scale) are the most that can be generated by clock feedthrough. Even these errors (which can be trimmed out) can be avoided by ensuring that the start of a conversion ( $\overline{RD}$ or $\overline{CS}$ falling edge) does not occur within 100ns of a clock transition (Figure 6). ## MAX190 Asynchronous Mode When using the MAX190 in asynchronous mode, where CLK and conversion start signals ( $\overline{\text{CS}}$ and $\overline{\text{RD}}$ ) are not synchronous, full-accuracy specification performances are realized with a 0.8MHz clock; this ensures a full 625ns for the most significant bit (MSB) decision. In asynchronous mode, with clock frequencies greater than 0.8MHz, less than 625ns MSB decision times can occur. This shortened decision time can result in linearity errors at mid-scale. Linearity errors can appear in the synchronous mode when the $\overline{\text{CS}}$ and $\overline{\text{RD}}$ to CLK hold ( $t_{16}$ ) and setup ( $t_{17}$ ) times are violated (Figure 6a). Frequency components caused by clock and conversion start-signal overlap can increase the apparent input noise. Figure 6. CS, RD, and CLK Synchronous Operation ## MAX191 Asynchronous Mode The above precautions for the MAX190 are not necessary on the MAX191, since conversion always begins on the falling edge of the clock. ## Parallel Digital-Interface Mode Output-Data Format The data output from the MAX190/MAX191 is straight binary in the unipolar mode. In the bipolar mode, the MSB is inverted (see Figure 22). The 12 data bits can be output either in two 8-bit bytes or as a serial output. The data-bus output format is shown in Table 1. A 2-byte read uses outputs D7-D0. Byte selection is controlled by HBEN. When HBEN is low, the lower 8 bits appear at the data outputs. When HBEN is high, the upper 4 bits appear at D0-D3 with the leading 4 bits low in locations D4-D7. #### Timing and Control Conversion-start and data-read operations are controlled by the HBEN, CS, and RD digital inputs. A logic low is required on all three inputs to start a conversion, and once the conversion is in progress it cannot be restarted. BUSY remains low during the entire conversion cycle. The timing diagrams of Figures 7-10 outline two parallelinterface modes and one serial mode. #### Slow-Memory Mode In slow-memory mode, the device appears to the $\mu P$ as a slow peripheral or memory. Conversion is initiated with a read instruction (see Figure 7 and Table 2). Set the PAR pin high for parallel interface mode. Beginning with HBEN low, taking $\overline{CS}$ and $\overline{RD}$ low starts the conversion. The analog input is sampled on the falling edge of $\overline{RD}$ . $\overline{BUSY}$ remains low while the conversion is in progress. The previous conversion result appears at the digital outputs until the end of conversion, when $\overline{BUSY}$ returns high. The output latches are then updated with the newest results of the 8 LSBs on D7-D0. A second read operation with HBEN high places the 4 MSBs, with 4 leading 0s, on data outputs D7-D0. The second read operation does not start a new conversion because HBEN is high. #### **ROM Mode** As in slow-memory mode, D7-D0 are used for 2-byte reads. A conversion starts with a read instruction with HBEN and $\overline{CS}$ low. The T/H samples the input on the falling edge of $\overline{RD}$ (see Figure 8 and Table 3). PAR is set high. At this point the data outputs contain the 8 LSBs from the previous conversion. Two more read operations are needed to access the conversion result. The first occurs with HBEN high, where the 4 MSBs with 4 leading 0s are accessed. The second read, with HBEN low, outputs the 8 LSBs and also starts a new conversion. Figure 9 and Table 4 show how to read output data within one conversion cycle without starting another conversion. Trigger the falling edge of a read on the rising edge of the first clock cycle after conversion end (when BUSY goes high). As mentioned previously, two more read operations (after BUSY goes high) are needed to access the conversion results. The only difference is that now the low byte can be read first. This happens by allowing the first read operation to occur with HBEN low, where the 8 LSBs are accessed. The second read, with HBEN high, accesses the 4 MSBs with 4 leading 0s. ## Serial-Interface Mode The serial mode is compatible with Microwire, SPI and OSPI serial interfaces. In addition, a framing signal (SSTRB) is provided that allows the devices to interface with the TMS320 family of DSPs. Set PAR low for serial mode. Conversion begins when CS goes low, causing the T/H to sample the input (Figure 10). If the CS falling edge occurs when SCLK is low, a conversion begins immediately on the MAX190, otherwise the CS signal is internally latched on the next falling edge of SCLK, beginning the conversion. Conversion always begins on the next falling edge of SCLK on the MAX191, regardless of where $\overline{\text{CS}}$ occurs. The DOUT line remains high-impedance until a conversion begins. During the MSB decision, DOUT remains low (leading 0), while SSTRB goes high to indicate that a data frame is beginning. The data is available at DOUT on the rising edge of SCLK (SCLKout when using an internal clock) and transitions on the falling edge. DOUT remains low after all data bits have been shifted out, inserting trailing 0s in the data stream until $\overline{\mathbb{C}}\mathbb{S}$ returns high. The SCLKOUT signal is synchronous with the internal or external clock. For interface flexibility, DOUT, SCLK<sub>OUT</sub> and SSTRB signals enter a high-impedance state when $\overline{CS}$ is set high. When $\overline{CS}$ is low, $\overline{RD}$ controls the status of SCLK<sub>OUT</sub> and SSTRB outputs. A logic low on $\overline{RD}$ enables SCLK<sub>OUT</sub> and SSTRB, while a logic low forces both outputs into a high impedance state. Also, with $\overline{CS}$ low and HBEN high, SCLK<sub>OUT</sub> drives continuously, regardless of conversion status. This is useful with μPs that require a continuous serial clock. If $\overline{CS}$ and HBEN are low, SCLK<sub>OUT</sub> is output only during the conversion cycle, while the converter internal clock runs continuously. This is useful for creating a simple serial-to-parallel interface without shift-register overflow (Figure 11). Figure 7. Slow-Memory Mode, 2-Byte Read Data-Bus Status Figure 8. ROM Mode, 2-Byte Read Data-Bus Status Figure 9. ROM Mode, 2-Byte Read within One Conversion Timing Diagram Figure 10a. MAX190 Serial-Interface Mode Timing Diagram ( $\overline{RD} = low$ ) Figure 10b. MAX191 Serial-Interface Mode Timing Diagram $\overline{(RD)} = low$ Table 1. Data-Bus Output, $\overline{CS} = \overline{RD} = Low$ | Table 11 Data Date Calput, Co. | | | | | | | | | | | | | |-------------------------------------------|---------|------------------|------------------|-----|--------|--------|-------|-------|--|--|--|--| | PIN NAME | D7/DOUT | D6/SCLKout | D5/SSTRB | D4 | D3/D11 | D2/D10 | D1/D9 | D0/D8 | | | | | | HBEN = 0, PAR = 1,<br>PARALLEL MODE | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | HBEN = 1, PAR = 1,<br>PARALLEL MODE | Low | Low | Low | Low | D11 | D10 | D9 | D8 | | | | | | HBEN = X, PAR = 0,<br>SERIAL MODE, RD = 0 | DOUT | SCLKout | SSTRB | Low | Low | Low | Low | Low | | | | | | HBEN = X, PAR = 0,<br>SERIAL MODE, RD = 1 | DOUT | Three-<br>Stated | Three-<br>Stated | Low | Low | Low | Low | Low | | | | | **Note:** D7/DOUT – D0/D8 are the ADC data output pins. D11 – D0 are the 12-bit conversion results, D11 is the MSB. DOUT = Three-state data output. Data output in serial mode. SCLK<sub>OUT</sub> = Three-state data output. Clock output in serial mode. SSTRB = Three state data output. Strobe output in serial mode. Table 2. Slow-Memory Mode, 2-Byte Read Data-Bus Status | PIN NAME | D7/DOUT | D6/SCLKout | D5/SSTRB | D4 | D3/D11 | D2/D10 | D1/D9 | D0/D8 | |------------------------|---------|------------|----------|-----|--------|--------|-------|-------| | FIRST READ (New Data) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | SECOND READ (New Data) | Low | Low | Low | Low | D11 | D10 | D9 | D8 | Table 3. ROM Mode, 2-Byte Read Data-Bus Status | | | | | | | | | T | 1 | |------------------------|---------|------------|----------|-----|--------|--------|-------|-------|---| | PIN NAME | D7/DOUT | D6/SCLKout | D5/SSTRB | D4 | D3/D11 | D2/D10 | D1/D9 | D0/D8 | ļ | | FIRST READ (Old Data) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | SECOND READ (New Data) | Low | Low | Low | Low | D11 | D10 | D9 | D8 | | | THIRD READ (New Data) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | ] | ## Table 4. ROM Mode, 2-Byte Read Data-Bus Status without Starting a Conversion Cycle | PIN NAME | D7/DOUT | D6/SCLK <sub>OUT</sub> | D5/SSTRB | D4 | D3/D11 | D2/D10 | D1/D9 | D0/D8 | |------------------------|---------|------------------------|----------|-----|--------|--------|-------|-------| | FIRST READ (Old Data) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | SECOND READ (New Data) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | THIRD READ (New Data) | Low | Low | Low | Low | D11 | D10 | D9 | D8 | Figure 11. Simple Serial-to-Parallel Interface #### Maximum Clock Rate in Serial Mode The maximum SCLK rate depends on the minimum set-up time required at the serial data input to the $\mu P$ and the ADC's DOUT to SCLK delay ( $t_{22}$ ) (see Figure 12). The maximum fsclk is as follows: $$f_{SCLK}(MAX) = (1/2) \times 1/(t_{SU}(M) + t_{22})$$ where $t_{su}(m)$ is the minimum data set-up time "equired $\epsilon$ . the serial data input to the $\mu P$ . For example, Motoro!a's MC68HC11A8 data book specifies a 100ns minimum data setup time. Using the worst case for a military grade part of $t_{22}=280ns$ (see *Timing Characteristics*) and substituting in the above equation indicates a maximum SCLK frequency of 1.3MHz. ## Using the MAX190/MAX191 with SPI, QSPI and Microwire Serial Interfaces Figure 13 shows interface connections to the MAX190/MAX191 for common serial-interface standards. #### SPI and Microwire (CPOL=0, CPHA=0) The MAX190/MAX191 are compatible with SPI, QSPI and Microwire serial-interface standards. When using SPI or QSPI, two modes are available to interface with the MAX190/MAX191. You can set CPOL = 0 and CPHA = 0 (Figure 14a), or set CPOL = 1 and CPHA = 1 (Figure 14b). When using CPOL = 0 and CPHA = 0 with the MAX190, conversion begins and DOUT goes low, from three-state, immediately following the $\overline{CS}$ falling edge. Therefore, the delay from $\overline{CS}$ to the first falling edge of SCLK must be at least 625ns for the MSB decision and no more than 50 $\mu$ s to avoid excessive T/H droop. Two consecutive 1-byte reads are required to get the full 12 bits from the ADC. Data is available from DOUT on the rising edge of SCLK, and transitions on the falling edge. The first byte contains Figure 12. $f_{SCLK}(MAX)$ is limited by the setup time required by the serial data input to the $\mu P$ . a leading 0 and seven MSBs. The second byte contains the remaining five LSBs and three trailing 0s. When using the MAX191 in this mode, the conversion begins on the first falling edge of SCLK following $\overline{CS}$ going low. The first byte contains the following, in this order: a reading unknown bit (DOUT will still be in three-state on the first bit), a 0, and six MSBs. The second byte contains the remaining six LSBs and two trailing 0s. Figure 13. Common Serial-Interface Connections to the MAX190/MAX191 SPI (CPOL=1, CPHA=1) Setting CPOL = 1 and CPHA = 1 starts the clock high during a read instruction. Both the MAX190 and MAX191 will shift out a leading 0 followed by the 12 data bits and three trailing 0s (Figure 14b). #### **QSPI** Unlike SPI, which requires two 1-byte reads to acquire the 12 bits of data from the ADC, QSPI allows the minimum number of clock cycles required to clock in the data. The MAX190/MAX191 require thirteen clock cycles from the $\mu$ P to clock out the 12-bits of data with no trailing 0s in either of the allowable modes (Figure 15). #### TMS320 Serial Interface Figure 13d shows the pin connections to interface the MAX190/MAX191 to the TMS320. Since the MAX190/MAX191 make data available on the rising edge of SCLK and the TMS320 shifts data in on the falling edge of CLKR, use CLKX of the DSP to drive SCLK, and CLKX to drive the DSP's CLKR input. The inverter's propagation delay provides more data setup time at the DSP. For example, with no inverter delay, and using $t_{22}=280 \, \text{ns}$ and $t_{32}=1.6 \, \text{MHz}$ , the available setup time before the SCLK transition is: setup time = $(1/2 \times f_{SCLK})$ - $t_{22}$ = $(1/2 \times 1.6E6)$ - 280ns = 32ns This still exceeds the minimum DR setup time before the CLKR goes low ( $t_{su}(DR)$ ) of 13ns, however, a generic 74HC04 provides an additional 20ns setup time (see Figure 13d). Figure 16 shows the DSP serial interface timing characteristics. The DSP begins clocking data in on the falling edge of CLKR after the falling edge of SSTRB. Following the data transfer, the DSP receive shift register (RSR) contains a 16-bit word consisting of the 12 data bits, MSB first, followed by four trailing 0s. Figure 14. SPI/Microwire Serial-Interface Timing Figure 15. QS, Serial-Interface Timing Figure 16. MAX190/MAX191 TMS320 Interface Timing ## Applications Information Power-Down Mode/Initialization After Power-Up In some battery-powered systems, it is desirable to power down or remove power from the ADC during inactive periods. To power down the MAX190/MAX191, drive PD low. In this mode, all internal ADC circuitry is off except the reference, and the ADC consumes less than 50µA max (assuming all signals CS, RD, CLK, and HBEN are static and within 200mV of the supplies). To initialize the MAX190/MAX191 at power-up, perform a single conversion and disregard the data outputs. Figure 17 shows a practical way to drive the PD pin. If you use internal reference compensation, drive PD between V<sub>DD</sub> and DGND with a μP I/O pin or other logic device (Figure 17a). For external-reference compensation mode, use the circuit in Figure 17b to drive PD between DGND and the floating voltage of PD. An alternative is to drive PD with three-state logic or a switch, provided the off leakage does not exceed 100nA. # a. INTERNAL-REFERENCE COMPENSATION MODE AAXIM MAX190 MAX190 MAX190 MAX191 PD OPEN DRAIN BUFFER b. EXTERNAL-REFERENCE COMPENSATION MODE Figure 17. Drive Circuits for PD pin #### Internal Reference The internal 4.096V reference is available at VREF and must be bypassed to AGND with a 4.7 $\mu$ F low-ESR capacitor (less than 1/2 $\Omega$ ) in parallel with a 0.1 $\mu$ F capacitor, unless internal-reference comensation mode is used (see the *Internal Reference Compensation* section). This minimizes noise and maintains a low reference impedance at high frequencies. The reference output can be disabled by connecting REFADJ to VDD when using an external reference. ## Reference-Compensation Modes In the MAX190/MAX191, power-down performance can be optimized for a given conversion rate by selecting either internal or external reference compensation. #### Internal Compensation The connection for internal compensation is shown in Figure 18a. In this mode, the reference stabilizes quickly enough so that a conversion typically starts within 35µs after the ADC is reactivated (PD pulled high). In this compensation mode, the reference buffer requires longer recovery time from SAR transients, therefore requiring a slower clock (and conversion time). With internal reference compensation, the typical conversion time rises to 25µs (Figure 18b). Figure 18c illustrates the typical average supply current vs. conversion rate, which can be achieved using power-down between conversions. Figure 18a. Internal-Compensation Mode Circuit Figure 18b. Low Average-Power Mode Operation (Internal Compensation) #### Figure 18c. Average Supply Current vs. Conversion Rate, Powering Down Between Conversions ## **External Compensation** Figure 19a shows the connection for external compensation with reference adjustment. In this mode, an external 4.7 $\mu F$ capacitor compensates the reference output amplifier, allowing for maximum conversion speed and lowest conversion noise. However, when reactivating the ADC after $\rho$ ower-down, the reference takes typically 2ms to fully charge the 4.7 $\mu F$ capacitor, so more time is required be are a conversion can start (Figure 19b). Thus, the average current consumed in power-up/power-down operations is higher in external compensation mode than in internal compensation mode. ## **Gain and Offset Adjustment** Figure 20 depicts the nominal, unipolar input/output (I/O) transfer function of the MAX190/MAX191, and Figure 22 shows the bipolar I/O transfer function for the MAX191. Code transitions occur halfway between successive integer LSB values. Note that 1LSB = 1.00mV (4.096V/4096) for unipolar operation and 1LSB = 1.00mV ((4.096V/2 - -4.096V/2)/4096) for bipolar operation. Figures 19a and 21a show how to adjust the ADC gain in applications that require full-scale range adjustment. The connection shown in Figure 21a provides ±0.5% for ±20LSBs of adjustment range and is recommended for applications that use an external reference. On the other Figure 19a. External-Compensation Mode with Internal Reference Adjustment Circuit hand, Figure 19a is recommended for applications that use the internal reference, because it uses fewer external components. Figure 19b. Low Average-Power Mode Operation (External Compensation) If both offset and full scale need adjustment, the circuit in Figure 21b is recommended. For single-supply ADCs, it is virtually impossible to null system negative offset errors. However, the MAX190/MAX191 input configuration is pseudo-differential - only the difference in voltage between AIN+ and AIN- will be converted into its digital representation. By applying a small positive voltage to AIN-, the 0 input voltage at AIN+ can be adjusted to above or below AIN- voltage, thus nulling posit 'e or negative system offset errors. R9 and R10 can b removed for applications that require only positive system errors to be nulled. To trim the offset error of the MAX190/MAX191, apply 1/2LSB to the analog input and adjust R6 so the digital output code changes between 000 000 000 and 000 000 001. To adjust full scale, apply FS - 11/2LSBs and adjust R2 until the output code changes between 1111 1111 1110 and 111 111 111 111. Because interaction occurs between adjustments, offset should be adjusted before gain. For an input gain of two, remove R7 and R8 The MAX190 accepts input voltages between AGND and $V_{DD}$ ; input signals below ground cannot be converted. The full-scale range of the MAX190 is from 0V to VREF. The MAX190 can be configured for bipolar operation on its pseudo-differential input. Instead of using AIN- as an analog input return, AIN- can be set to a different **positive** potential voltage above ground (BIP pin is set high). The sampled analog input (AIN+) can swing to any positive voltage above and below AIN-, and the ADC performs bipolar conversions with respect to AIN-. The MAX191 accepts input voltages from Figure 20. MAX190/MAX191 Unipolar Transfer Function Figure 21a. Trim Circuit for Gain (±0.5%) AGND to $V_{DD}$ while operating from a single supply and Vss to $V_{DD}$ when operating from dual supplies. Figure 22 shows the bipolar input transfer function with AIN-connected to midscale for single-supply operation and connected to GND for MAX191 operating from dual supplies. When operating from a single supply, the MAX191 has the same full-scale range as the MAX190; when operating from dual supplies, the MAX191 full-scale range is from -VREF/2 to +VREF/2. Figure 21b. Offset (±10mV) and Gain (±1%) Trim Circuit ## **Digital Bus Noise** If the data $\,$ us connected to the ADC is active during a conversion, crosstalk from the data pins to the ADC comparator $\,$ nay generate errors. Slow-memory mode avoids this problem by placing the $\mu P$ in a wait state during the conversion. In ROM mode, if the data bus is active during the conversion, it should be isolated from the ADC using three-state drivers. The ADC generates considerable digital noise in ROM mode when $\overline{\text{RD}}$ or $\overline{\text{CS}}$ go high and the output data drivers are disabled after a conversion has started. This noise can cause large errors if it occurs when the SAR latches a comparator decision. To avoid this problem, $\overline{\text{RD}}$ and $\overline{\text{CS}}$ should be active for less than one clock cycle. If this is not possible, $\overline{\text{RD}}$ or $\overline{\text{CS}}$ should go high at the rising edge of CLK, since the comparator output is always latched on falling edges of CLK. ## Layout, Grounding, Bypassing Use printed circuit boards for best system performance. Wire-wrap boards are not recommended. Board layout should ensure that digital- and analog-signal lines are separated from each other. Do not run analog and digital (especially clock) lines parallel to one another, or digital lines underneath the ADC package. Figure 22. MAX190/MAX191 Bipolar Transfer Function Figure 23. Power-Supply Grounding Connection Figure 23 shows the recommended system ground connections. Established a single-point analog ground ("star" ground point) at AGND, separate from the logic ground. Connect all other analog grounds and DGND to it. No other digital-system ground should be connected to this single-point analog ground. The ground return to the power supply for this star ground should be low impedance and as short as possible for noise-free operation. High-frequency noise in the V<sub>DD</sub> power supply may affect the high-speed comparator in the ADC. Bypass these supplies to the single-point analog ground with $0.01\mu F$ and $10\mu F$ bypass capacitors. Minimize capacitor lead lengths for best supply-noise rejection. If the +5V power supply is very noisy, a $10\Omega$ resistor can be connected as a lowpass filter to filter out supply noise (Figure 23). ## **Dynamic Performance** High-speed sampling capability and throughput (MAX190 = 76kHz, MAX191 = 100kHz) make the MAX190/MAX191 ideal for wideband-signal processing. To support these and other related applications, Fast Fourier Transform (FFT) test techniques guarantee the ADC's dynamic frequency response, distortion, and noise at the rated throughput. Specifically, this involves applying a low-distortion sine wave to the ADC input and recording the digital conversion results for a specified time. The data is then analyzed using an FFT algorithm, which determines its spectral content. Conversion errors are then seen as spectral elements outside the fundamental input frequency. FFT plots for both the MAX190 and MAX191 are shown in the *Typical Operating Characteristics*. ADCs have traditionally been evaluated by specifications such as Zero and Full-Scale Error, Integral Nonlinearity (INL), and Differential Nonlinearity (DNL). Such parameters are widely accepted for specifying performance with DC and slowly varying signals, but are less usefu' in signal-processing applications where the ADC's impact on the system transfer function is the main concer. The significance of various DC errors does not tran late well to the dynamic case, so different tests are required. ## Signal-to-Noise Ratio and Effective Number of Bits Signal-to-Noise Ratio (SNR) is the ratio between the RMS amplitude of the fundamental input frequency to the RMS amplitude of all other A/D output signals, except signal harmonics. Signal-to-Noise + Distortion ratio (SINAD) is the same as the SNR, but includes signal harmonics. The theoretical minimum A/D noise is caused by quantization error and is a direct result of the ADC's resolution: $SNR = (6.02n + 1.76) \, dB$ , where n is the number of bits of resolution. 74dB is the SNR of a perfect 12-bit ADC. By transposing the equation that converts resolution to SNR we can compute the effective resolution or the "effective number of bits" the ADC provides from the measured SNR: n = (SNR - 1.76)/6.02 #### **Total Harmonic Distortion** Total Harmonic Distortion (THD) is the ratio of the RMS sum of all harmonics of the input signal (in the frequency band above DC and below one-half the sample rate) to the fundamental itself. This is expressed as: THD = $$20\text{Log}\left[\sqrt{(V_2^2 + V_3^2 + V_4^2 + V_5^2 + ... + V_n^2)}/V_1\right]$$ where $V_1$ is the fundamental RMS amplitude and $V_2$ to $V_N$ are the amplitudes of the 2nd through nth harmonics. ## Spurious-Free Dynamic Range Spurious-free dynamic range is the ratio of the fundamental RMS amplitude to the amplitude of the next largest spectral component (in the frequency band above DC and below one-half the sample rate). Usually this peak occurs at some harmonic of the input frequency. But if the ADC is exceptionally linear, it can occur at a random peak in the ADC's noise floor. #### Opto-Isolated A/D Interface Many industrial applications require isolation to prevent excessive current flow where ground disparities exist between the ADC and the rest of the system. In Figure 24, a MAX250 and four 6N136 optocouplers create an isolation barrier between the MAX190/MAX191 and $\mu P$ . The 6N136 optocouplers limit the maximum data rate to 90kbps. This requires a slower clock, and therefore a longer conversion time. Figure 24. Isolated Data-Acquisition Circuit ## **Ordering Information (continued)** | PART | TEMP. RANGE | PIN-PACKAGE | ERROR<br>(LSBs) | |------------|-----------------|-----------------------|-----------------| | MAX191ACNG | 0°C to +70°C | 24 Narrow Plastic DIP | ±1/2 | | MAX191BCNG | 0°C to +70°C | 24 Narrow Plastic DIP | ±1 | | MAX191ACWG | 0°C to +70°C | 24 Wide SO | ±1/2 | | MAX191BCWG | 0°C to +70°C | 24 Wide SO | ±1 | | MAX191BC/D | 0°C to +70°C | Dice* | ±1 | | MAX191AENG | -40°C to +85°C | 24 Narrow Plastic DIP | ±1/2 | | MAX191BENG | -40°C to +85°C | 24 Narrow Plastic DIP | ±1 | | MAX191AEWG | -40°C to +85°C | 24 Wide SO | ±1/2 | | MAX191BEWG | -40°C to +85°C | 24 Wide SO | ±1 | | MAX191AMRG | -55°C to +125°C | 24 Narrow CERDIP** | ±1/2 | | MAX191BMRG | -55°C to +125°C | 24 Narrow CERDIP** | ±1 _ | <sup>\*</sup> Dice are specified at T<sub>A</sub> = +25°C, DC parameters only. ## **Chip Topographies** <sup>\*\*</sup>Contact factory for availability and processing to MIL-STD-883. ## **Package Information** ## 24 Lead Plastic Narrow DIP $$\theta_{JA} = 120^{\circ}C/W$$ $\theta_{JC} = 60^{\circ}C/W$ ## 24 Lead Small Outline, Wide $$\theta_{JA} = 85^{\circ}C/W$$ $\theta_{JC} = 45^{\circ}C/W$ ## **Package Information (continued)** Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.