August 1986 Revised July 2001 # DM7442A BCD to Decimal Decoder #### **General Description** These BCD-to-decimal decoders consist of eight inverters and ten, four-input NAND gates. The inverters are connected in pairs to make BCD input data available for decoding by the NAND gates. Full decoding of input logic ensures that all outputs remain off for all invalid (10–15) input conditions. #### **Features** - Diode clamped inputs - Also for application as 4-line-to-16-line decoders; 3-line-to-8-line decoders - All outputs are high for invalid input conditions - Typical power dissipation 140 mW - Typical propagation delay 17 ns ### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|------------------------------------------------------------------------| | DM7442AN | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | #### **Connection Diagram** # **Function Table** | No. | BCD Input | | | Decimal Output | | | | | | | | | | | |-----|-----------|---|---|----------------|---|---|---|---|---|---|---|---|---|---| | NO. | D | С | В | Α | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | 0 | L | L | L | L | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | | 1 | L | L | L | Н | Н | L | Н | Н | Н | Н | Н | Н | Н | Н | | 2 | L | L | Н | L | Н | Н | L | Н | Н | Н | Н | Н | Н | Н | | 3 | L | L | Н | Н | Н | Н | Н | L | Н | Н | Н | Н | Н | Н | | 4 | L | Н | L | L | Н | Н | Н | Н | L | Н | Н | Н | Н | Н | | 5 | L | Н | L | Н | Н | Н | Н | Н | Н | L | Н | Н | Н | Н | | 6 | L | Н | Н | L | Н | Н | Н | Н | Н | Н | L | Н | Н | Н | | 7 | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | L | Н | Н | | 8 | Н | L | L | L | Н | Н | Н | Н | Н | Н | Н | Н | L | Н | | 9 | Н | L | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | L | | I | Н | L | Н | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | N | Н | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | V | Н | Н | L | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | Α | Н | Н | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | L | Н | Н | Н | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | 1 | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | D | | | | | | | | | | | | | | | H = HIGH Level L = LOW Level # **Logic Diagram** ## **Absolute Maximum Ratings**(Note 1) Supply Voltage 7V Input Voltage 5.5V Operating Free Air Temperature Range $0^{\circ}$ C to +70 $^{\circ}$ C Storage Temperature Range $-65^{\circ}$ C to +150 $^{\circ}$ C Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. #### **Recommended Operating Conditions** | Symbol | Parameter | Min | Nom | Max | Units | |-----------------|--------------------------------|------|-----|------|-------| | V <sub>CC</sub> | Supply Voltage | 4.75 | 5 | 5.25 | V | | V <sub>IH</sub> | HIGH Level Input Voltage | 2 | | | V | | V <sub>IL</sub> | LOW Level Input Voltage | | | 0.8 | V | | I <sub>OH</sub> | HIGH Level Output Current | | | -0.8 | mA | | I <sub>OL</sub> | LOW Level Output Current | | | 16 | mA | | T <sub>A</sub> | Free Air Operating Temperature | 0 | | 70 | °C | #### **Electrical Characteristics** over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Conditions | | Typ<br>(Note 2) | Max | Units | |-----------------|-----------------------------------|--------------------------------------------------------------|-----|-----------------|------|-------| | VI | Input Clamp Voltage | $V_{CC} = Min, I_I = -12 \text{ mA}$ | | | -1.5 | V | | V <sub>OH</sub> | HIGH Level<br>Output Voltage | $V_{CC} = Min, I_{OH} = Max$ $V_{IL} = Max, V_{IH} = Min$ | 2.4 | 3.4 | | V | | V <sub>OL</sub> | LOW Level<br>Output Voltage | $V_{CC} = Min, I_{OL} = Max$<br>$V_{IH} = Min, V_{IL} = Max$ | | 0.2 | 0.4 | V | | I | Input Current @ Max Input Voltage | $V_{CC} = Max, V_I = 5.5V$ | | | 1 | mA | | I <sub>IH</sub> | HIGH Level Input Current | $V_{CC} = Max, V_I = 2.4V$ | | | 40 | μΑ | | I <sub>IL</sub> | LOW Level Input Current | $V_{CC} = Max, V_I = 0.4V$ | | | -1.6 | mA | | Ios | Short Circuit Output Current | V <sub>CC</sub> = Max (Note 3) | -18 | | -55 | mA | | I <sub>CC</sub> | Supply Current | V <sub>CC</sub> = Max (Note 4) | | 28 | 56 | mA | Note 2: All typicals are at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ . Note 3: Not more than one output should be shorted at a time. Note 4: $I_{CC}$ is measured with all outputs open and all inputs grounded. ## **Switching Characteristics** at $V_{CC} = 5V$ and $T_A = 25^{\circ}C$ | Symbol | Parameter | Conditions | Min | Max | Units | |------------------|---------------------------|------------------------|-----|-----|-------| | t <sub>PHL</sub> | Propagation Delay Time | C <sub>L</sub> = 15 pF | | | | | | HIGH-to-LOW Level Output | $R_L = 400\Omega$ | | 25 | ns | | | from A, B, C or D through | | | 25 | 115 | | | 2 Levels of Logic | | | | | | t <sub>PHL</sub> | Propagation Delay Time | | | | | | | HIGH-to-LOW Level Output | | | 30 | ns | | | from A, B, C or D through | | | 30 | ns | | | 3 Levels of Logic | | | | | | t <sub>PLH</sub> | Propagation Delay Time | | | | | | | LOW-to-HIGH Level Output | | | 25 | ns | | | from A, B, C or D through | | | 25 | 115 | | | 2 Levels of Logic | | | | | | t <sub>PLH</sub> | Propagation Delay Time | | | | | | | LOW-to-HIGH Level Output | | | 30 | | | | from A, B, C or D through | | | 30 | ns | | | 3 Levels of Logic | | | | | #### Physical Dimensions inches (millimeters) unless otherwise noted 0.740 - 0.780 0.090 (18.80 - 19.81)(2.286)16 15 INDEX AREA 0.250 ± 0.010 $(6.350 \pm 0.254)$ PIN NO. 1 PIN NO. 1 2 3 4 5 6 7 8 1 2 IDENT IDENT OPTION 02 0.065 $\frac{0.130 \pm 0.005}{(3.302 \pm 0.127)}$ $\frac{0.060}{(1.524)}$ 4° TYP 0.300 - 0.320 (1.651)OPTIONAL (7.620 - 8.128) 0.145 - 0.200 $\overline{(3.683 - 5.080)}$ 95°±5° $\frac{0.008 - 0.016}{(0.203 - 0.406)}$ TYP 90° ± 4° TYP 0.020 MIN 0.280 (0.508)0.125 - 0.150 (3.175 - 3.810) (7.112) $0.030 \pm 0.015$ MIN $(0.762 \pm 0.381)$ $\frac{0.014 - 0.023}{(0.356 - 0.584)}$ $0.100 \pm 0.010$ (0.325 +0.040 -0.015 $(2.540 \pm 0.254)$ 0.050 ± 0.010 (1.270 ± 0.254) N16E (REV F) TYP TYP 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N16E Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com