### **Power MOSFET** ## 30 V, 67 A, Single N-Channel, DPAK/IPAK #### **Features** - Low R<sub>DS(on)</sub> to Minimize Conduction Losses - Low Capacitance to Minimize Driver Losses - Optimized Gate Charge to Minimize Switching Losses - These are Pb-Free Devices #### **Applications** - CPU Power Delivery - DC-DC Converters #### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted) | Parai | meter | | Symbol | Value | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------|----------------------|---------------|------| | Drain-to-Source Volta | age | | V <sub>DSS</sub> | 30 | V | | Gate-to-Source Volta | Gate-to-Source Voltage | | | ±20 | V | | Continuous Drain | | T <sub>A</sub> = 25°C | I <sub>D</sub> | 16.3 | Α | | Current (R <sub>θJA</sub> )<br>(Note 1) | | T <sub>A</sub> = 100°C | | 11.5 | | | Power Dissipation (R <sub>0JA</sub> ) (Note 1) | | T <sub>A</sub> = 25°C | P <sub>D</sub> | 2.63 | W | | Continuous Drain | | T <sub>A</sub> = 25°C | I <sub>D</sub> | 12 | Α | | Current (R <sub>θJA</sub> ) (Note 2) | Steady | T <sub>A</sub> = 100°C | | 8.3 | | | Power Dissipation (R <sub>0JA</sub> ) (Note 2) | State | T <sub>A</sub> = 25°C | P <sub>D</sub> | 1.4 | W | | Continuous Drain<br>Current (R <sub>B.IC</sub> ) | | T <sub>C</sub> = 25°C | I <sub>D</sub> | 67 | Α | | (Note 1) | | T <sub>C</sub> = 100°C | | 47 | | | Power Dissipation ( $R_{\theta JC}$ ) (Note 1) | | T <sub>C</sub> = 25°C | P <sub>D</sub> | 44 | W | | Pulsed Drain Current | t <sub>p</sub> =10μs | T <sub>A</sub> = 25°C | I <sub>DM</sub> | 264 | Α | | Current Limited by Pac | kage | T <sub>A</sub> = 25°C | I <sub>DmaxPkg</sub> | 90 | Α | | Operating Junction and | Operating Junction and Storage Temperature | | | –55 to<br>175 | °C | | Source Current (Body Diode) | | | IS | 40 | Α | | Drain to Source dV/dt | | | dV/dt | 6.5 | V/ns | | Single Pulse Drain-to-Source Avalanche Energy (T <sub>J</sub> = 25°C, V <sub>DD</sub> = 24 V, V <sub>GS</sub> = 10 V, L = 0.1 mH, $I_{L(pk)}$ = 35 A, $R_G$ = 25 $\Omega$ ) | | | E <sub>AS</sub> | 61 | mJ | | Lead Temperature for S (1/8" from case for 10 s | | urposes | TL | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. #### ON Semiconductor® #### http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> MAX | I <sub>D</sub> MAX | |----------------------|-------------------------|--------------------| | 30 V | 4.5 mΩ @ 10 V | | | 30 V | 7.0 m $\Omega$ @ 4.5 V | 07 K | CASE 369AA DPAK (Bent Lead) STYLE 2 CASE 369AD IPAK (Straight Lead) CASE 369D IPAK (Straight Lead DPAK) # MARKING DIAGRAMS & PIN ASSIGNMENTS Y = Year WW = Work Week 4905N = Device Code G = Pb-Free Package #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet. #### THERMAL RESISTANCE MAXIMUM RATINGS | Parameter | Symbol | Value | Unit | |---------------------------------------------|--------------------|-------|------| | Junction-to-Case (Drain) | $R_{ heta JC}$ | 3.4 | °C/W | | Junction-to-Tab (Drain) | $R_{ heta JC-TAB}$ | 4.3 | | | Junction-to-Ambient - Steady State (Note 1) | $R_{ heta JA}$ | 57 | | | Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$ | 109 | | #### FI FCTRICAL CHARACTERISTICS (T = 25°C unless otherwise noted) | Parameter | Symbol | Test Con | dition | Min | Тур | Max | Unit | |--------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------|-------------------------------------------------|-----|------|-----------|-------| | OFF CHARACTERISTICS | | | | | - | • | | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | $V_{GS} = 0 \text{ V}, I_D$ | = 250 μΑ | 30 | | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> | | | | 15 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>GS</sub> = 0 V,<br>V <sub>DS</sub> = 24 V | $T_{J} = 25^{\circ}C$<br>$T_{J} = 125^{\circ}C$ | | | 1.0<br>10 | μΑ | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | $V_{DS} = 0 \text{ V}, V_{G}$ | <sub>S</sub> = ±20 V | | | ±100 | nA | | ON CHARACTERISTICS (Note 3) | | | | | | | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | V <sub>GS</sub> = V <sub>DS</sub> , I <sub>D</sub> | = 250 μΑ | 1.0 | 1.6 | 2.2 | V | | Negative Threshold Temperature<br>Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | | | | 4.0 | | mV/°C | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V | I <sub>D</sub> = 30 A | | 3.9 | 4.5 | mΩ | | | | | I <sub>D</sub> = 15 A | | 3.9 | | 1 | | | Γ | V <sub>GS</sub> = 4.5 V | I <sub>D</sub> = 30 A | | 5.4 | 7.0 | 1 | | | | | I <sub>D</sub> = 15 A | | 5.4 | | 1 | | Forward Transconductance | gFS | $V_{DS} = 1.5 \text{ V}, I_D = 30 \text{ A}$ | | | 65 | | S | | HARGES AND CAPACITANCES | | | | | | | | | Input Capacitance | C <sub>iss</sub> | V <sub>GS</sub> = 0 V, f = 1.0 MHz,<br>V <sub>DS</sub> = 15 V | | | 2340 | | pF | | Output Capacitance | C <sub>oss</sub> | | | | 763 | | | | Reverse Transfer Capacitance | C <sub>rss</sub> | •DS - | · · | | 27 | | 1 | | Total Gate Charge | Q <sub>G(TOT)</sub> | | | | 14 | | nC | | Threshold Gate Charge | Q <sub>G(TH)</sub> | V <sub>GS</sub> = 4.5 V, V | <sub>DS</sub> = 15 V, | | 3.7 | | 1 | | Gate-to-Source Charge | Q <sub>GS</sub> | I <sub>D</sub> = 30 | ) A | | 6.8 | | | | Gate-to-Drain Charge | $Q_{GD}$ | | | | 2.2 | | | | Total Gate Charge | Q <sub>G(TOT)</sub> | V <sub>GS</sub> = 10 V, V<br>I <sub>D</sub> = 30 | | | 33 | | nC | | WITCHING CHARACTERISTICS (Note | e 4) | | | | | | | | Turn-On Delay Time | t <sub>d(on)</sub> | | | | 13.8 | | ns | | Rise Time | t <sub>r</sub> | V <sub>GS</sub> = 4.5 V, V | ' <sub>DS</sub> = 15 V, | | 20.5 | | 1 | | Turn-Off Delay Time | t <sub>d(off)</sub> | $I_D = 15 A, R_0$ | $_{\rm G}$ = 3.0 $\Omega$ | | 21.3 | | 1 | | Fall Time | t <sub>f</sub> | | | | 5.4 | | 1 | | Turn-On Delay Time | t <sub>d(on)</sub> | | | | 9.7 | | ns | | Rise Time | t <sub>r</sub> | V <sub>GS</sub> = 10 V, V | <sub>DS</sub> = 15 V, | | 19.7 | | 1 | | Turn-Off Delay Time | t <sub>d(off)</sub> | $I_D = 15 A, R_0$ | | | 27.8 | | 1 | | Fall Time | t <sub>f</sub> | | | | 3.6 | | | <sup>3.</sup> Pulse Test: Pulse Width $\leq$ 300 $\mu\text{s},$ Duty Cycle $\leq$ 2%. Surface-mounted on FR4 board using 1 in sq pad size, 1 oz Cu. Surface-mounted on FR4 board using the minimum recommended pad size. <sup>4.</sup> Switching characteristics are independent of operating junction temperatures. ### **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) | Parameter | Symbol | Test Co | ndition | Min | Тур | Max | Unit | |---------------------------------|-----------------|------------------------------------------------------|------------------------|-----|--------|-----|------| | DRAIN-SOURCE DIODE CHARACTERI | STICS | • | | | • | • | • | | Forward Diode Voltage | V <sub>SD</sub> | V <sub>GS</sub> = 0 V, | T <sub>J</sub> = 25°C | | 0.86 | 1.1 | V | | | | I <sub>S</sub> = 30 A | T <sub>J</sub> = 125°C | | 0.74 | | 1 | | Reverse Recovery Time | t <sub>RR</sub> | | | | 37.5 | | ns | | Charge Time | ta | $V_{GS} = 0$ V, dls/dt= 100 A/ $\mu$ s, $I_S = 30$ A | | | 19 | | | | Discharge Time | tb | | | | 18.5 | | | | Reverse Recovery Time | Q <sub>RR</sub> | | | | 31 | | nC | | PACKAGE PARASITIC VALUES | | • | | | | • | | | Source Inductance (Note 5) | L <sub>S</sub> | | | | 2.85 | | nΗ | | Drain Inductance, DPAK | L <sub>D</sub> | 1 | | | 0.0164 | | | | Drain Inductance, IPAK (Note 5) | L <sub>D</sub> | T <sub>A</sub> = 25°C | | | 1.88 | | | | Gate Inductance (Note 5) | L <sub>G</sub> | 1 | | | 4.9 | | 1 | | Gate Resistance | R <sub>G</sub> | 1 | | | 1.0 | 2.0 | Ω | <sup>5.</sup> Assume terminal length of 110 mils. #### TYPICAL PERFORMANCE CURVES 110 $V_{DS} \ge 10 \text{ V}$ 100 D. DRAIN CURRENT (AMPS) 90 80 70 60 50 T<sub>J</sub> = 125°C 40 T<sub>J</sub> = 25°C 30 20 10 $T_J = -55^{\circ}C$ 0 3.5 2 V<sub>GS</sub>, GATE-TO-SOURCE VOLTAGE (VOLTS) Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. Gate-to-Source Voltage Figure 4. On-Resistance vs. Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current vs. Drain Voltage #### TYPICAL PERFORMANCE CURVES Figure 7. Capacitance Variation 3200 Figure 8. Gate-To-Source and Drain-To-Source Voltage vs. Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 12. Maximum Avalanche Energy vs. Starting Junction Temperature #### **TYPICAL PERFORMANCE CURVES** Figure 13. FET Thermal Response Figure 14. GFS vs ID ### **ORDERING INFORMATION** | Order Number | Package | Shipping <sup>†</sup> | |--------------|--------------------------------|-----------------------| | NTD4905NT4G | DPAK<br>(Pb-Free) | 2500 / Tape & Reel | | NTD4905N-1G | IPAK<br>(Pb-Free) | 75 Units / Rail | | NTD4905N-35G | IPAK Trimmed Lead<br>(Pb-Free) | 75 Units / Rail | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ## **MECHANICAL CASE OUTLINE** **DATE 15 DEC 2010** #### NOTES: - DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. | | INCHES | | MILLIN | IETERS | |-----|--------|-------|----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.235 | 0.245 | 5.97 | 6.35 | | В | 0.250 | 0.265 | 6.35 | 6.73 | | С | 0.086 | 0.094 | 2.19 | 2.38 | | D | 0.027 | 0.035 | 0.69 | 0.88 | | E | 0.018 | 0.023 | 0.46 | 0.58 | | F | 0.037 | 0.045 | 0.94 | 1.14 | | G | 0.090 | BSC | 2.29 BSC | | | Н | 0.034 | 0.040 | 0.87 | 1.01 | | J | 0.018 | 0.023 | 0.46 | 0.58 | | K | 0.350 | 0.380 | 8.89 | 9.65 | | R | 0.180 | 0.215 | 4.45 | 5.45 | | S | 0.025 | 0.040 | 0.63 | 1.01 | | ٧ | 0.035 | 0.050 | 0.89 | 1.27 | | Z | 0.155 | | 3.93 | | #### **MARKING DIAGRAMS** STYLE 1: PIN 1. BASE 2. COLLECTOR **EMITTER** 3 COLLECTOR STYLE 6: PIN 1. MT1 2. MT2 3. GATE STYLE 5: PIN 1. GATE 2. ANODE 3. CATHODE ANODE STYLE 2: PIN 1. GATE 2. DRAIN SOURCE 3 4. DRAIN MT2 4. CATHODE STYLE 7: PIN 1. GATE 2. COLLECTOR STYLE 3: PIN 1. ANODE 3. EMITTER COLLECTOR 2. CATHODE 3 ANODE STYLE 4: PIN 1. CATHODE ANODE GATE 4. ANODE xxxxxxxxx = Device Code Α = Assembly Location IL = Wafer Lot Υ = Year WW = Work Week | DOCUMENT NUMBER: | 98AON10528D | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED | , , | |------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | IPAK (DPAK INSERTION MOUNT) | | PAGE 1 OF 1 | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. 4. ANODE **DETAIL A** ROTATED 90° CW COLLECTOR **DATE 03 JUN 2010** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: INCHES. 3. THERMAL PAD CONTOUR OPTIONAL WITHIN DI- - MENSIONS b3, L3 and Z. 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE - DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY. - 6. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H. | | INC | HES | MILLIN | IETERS | |-----|-----------|-------|----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.086 | 0.094 | 2.18 | 2.38 | | A1 | 0.000 | 0.005 | 0.00 | 0.13 | | b | 0.025 | 0.035 | 0.63 | 0.89 | | b2 | 0.030 | 0.045 | 0.76 | 1.14 | | b3 | 0.180 | 0.215 | 4.57 | 5.46 | | С | 0.018 | 0.024 | 0.46 | 0.61 | | c2 | 0.018 | 0.024 | 0.46 | 0.61 | | D | 0.235 | 0.245 | 5.97 | 6.22 | | Е | 0.250 | 0.265 | 6.35 | 6.73 | | е | 0.090 | BSC | 2.29 BSC | | | Н | 0.370 | 0.410 | 9.40 | 10.41 | | L | 0.055 | 0.070 | 1.40 | 1.78 | | L1 | 0.108 | REF | 2.74 | REF | | L2 | 0.020 BSC | | 0.51 | BSC | | L3 | 0.035 | 0.050 | 0.89 | 1.27 | | L4 | | 0.040 | | 1.01 | | Z | 0.155 | | 3.93 | | #### STYLE 4: PIN 1. CATHODE 2. ANODE 3. GATE STYLE 1: PIN 1. BASE STYLE 2: PIN 1. GATE STYLE 3: PIN 1. ANODE 2. COLLECTOR 3. EMITTER 2. CATHODE 3. ANODE 2. DRAIN 3. SOURCE 4. COLLECTOR 4. DRAIN CATHODE STYLE 5: STYLE 6: STYLE 7: PIN 1. GATE 2. ANODE 3. CATHODE PIN 1. GATE 2. COLLECTOR PIN 1. MT1 2. MT2 3. GATE 3. EMITTER #### **GENERIC** MARKING DIAGRAM\* XXXXXX = Device Code Α = Assembly Location L = Wafer Lot ٧ = Year = Work Week WW = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. | DOCUMENT NUMBER: | 98AON13126D | Electronic versions are uncontrolled except when accessed directly from the Document Reposition Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | DPAK (SINGLE GAUGE) | | PAGE 1 OF 1 | | ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others ### **MECHANICAL CASE OUTLINE** #### 3.5 MM IPAK, STRAIGHT LEAD CASE 369AD **ISSUE B** **DATE 18 APR 2013** - NOTES: 1.. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2.. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30mm FROM TERMINAL TIP. - DIMENSIONS D AND E DO NOT INCLUDE MOLD GATE OR MOLD FLASH. | | MILLIMETERS | | | | |-----|-------------|------|--|--| | DIM | MIN | MAX | | | | Α | 2.19 | 2.38 | | | | A1 | 0.46 | 0.60 | | | | A2 | 0.87 | 1.10 | | | | b | 0.69 | 0.89 | | | | b1 | 0.77 | 1.10 | | | | D | 5.97 | 6.22 | | | | D2 | 4.80 | | | | | E | 6.35 | 6.73 | | | | E2 | 4.57 | 5.45 | | | | E3 | 4.45 | 5.46 | | | | е | 2.28 | BSC | | | | L | 3.40 | 3.60 | | | | L1 | | 2.10 | | | | L2 | 0.89 | 1.27 | | | #### **GENERIC MARKING DIAGRAMS\*** Integrated # **Discrete** STYLE 5: PIN 1. GATE 2. COLLECTOR 3. EMITTER ANODE CATHODE ANODE COLLECTOR STYLE 6: PIN 1. MT1 MT2 GATE MT2 STYLE 2: PIN 1. GATE 2. DRAIN 3. SOURCE DRAIN STYLE 3: PIN 1. ANODE 2. CATHODE 3. ANODE CATHODE STYLE 7: PIN 1. GATE 2. COLLECTOR 3. EMITTER COLLECTOR STYLE 4: PIN 1. CATHODE 2. ANODE 3. GATE ANODE > XXXXXX = Device Code Α = Assembly Location L = Wafer Lot Υ = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98AON23319D | Electronic versions are uncontrolled except when accessed directly from the Document Rep<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | 3.5 MM IPAK, STRAIGHT L | EAD | PAGE 1 OF 1 | | ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales