

(MARCOM) DC3029 DOCUMENT CONTROL

MASTER





# **Z86E22**

**CMOS Z8® OTP MICROCONTROLLER** 

### **GENERAL DESCRIPTION**

The Z86E22 microcontroller (MCU) introduces the next level of sophistication to single-chip architecture. The Z86E22 is a member of the Z8 single-chip microcontroller family with 8 Kbytes of EPROM and 236 bytes of general purpose RAM.

The Z86E22 is a pin compatible, One-Time-Programmable (OTP) version of the Z86C21. The Z86E22 contains 8 Kbytes of EPROM memory in place of the 8 Kbyte of ROM on the Z86C21.

The MCU is housed in a 40-pin DIP, and is manufactured in CMOS technology. The MCU can address both external memory and preprogrammed ROM which enables this Z8 microcomputer to be used in high volume applications or where code flexibility is required.

Zilog's CMOS microcontroller offers fast execution, efficient use of memory, sophisticated interrupts, input/output bit manipulation capabilities, and easy hardware/software system expansion along with low cost and low power consumption.

The Z86E22 architecture is based on Zilog's 8-bit microcontroller core. The device offers a flexible I/O scheme, an efficient register and address space structure, multiplexed capabilities between address/data, I/O, and a number of ancillary features that are useful in many industrial and advanced scientific applications.

The device applications demand powerful I/O capabilities. The Z86E22 fulfills this with 32 pins dedicated to input and output. These lines are grouped into four ports. Each port consists of eight lines, and is configurable under software

control to provide timing, status signals, serial or parallel I/O with or without handshake, and an address/data bus for interfacing external memory.

There are three basic address spaces available to support this wide range of configuration: Program Memory, Data Memory and 236 General-Purpose registers.

To unburden the program from coping with real-time problems such as counting/timing and serial data communication, the Z86E22 offers two on-chip counter/timers with a large number of user selectable modes, and an asynchronous receiver/transmitter (UART) (see Functional Block Description).

The Z86E22 is a low EMI noise, low Halt current version of the Z86E21. Rated at no more than 4 MHz, the Z86E22 has a Halt current of 1.5 mA or less.

In ROM Protect Mode, the instructions LDC, LDCI, LDE and LDEI are disabled when reading address locations 0000H to 1FFFH.

### Notes:

All Signals with a preceding front slash, "/", are active Low, e.g.: B//W (WORD is active Low); /B/W (BYTE is active Low, only).

Power connections follow conventional descriptions below:

| Connection | Circuit         | Device          |
|------------|-----------------|-----------------|
| Power      | V <sub>cc</sub> | V <sub>DD</sub> |
| Ground     | GND             | Vss             |

### PRODUCT RECOMMENDATIONS

Zilog recommends the following programming equipment for use with this One-Time-Programmable product:

| Device           | Zilog Support Tool                                                                                                            | Recommended<br>Hardware | Revision Level<br>Software |
|------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------|
| Z86E22<br>Z86E22 | Z86C1200ZEM ICEBOX™ Emulator* (*Does not support 4K/8K option.) Data I/O Unisite Programmer* (*Does not support option bits.) | В                       | 1.5<br>3.7                 |

Some non-Zilog programmers may have different programming waveforms, voltages and timings and not all programmers may meet the programming requirements of Zilog's One-Time-Programmable products.

If difficulty is encountered in programming a Zilog OTP product, please contact your local Zilog sales office.

DC-3029-06 (4-01-92)

# **GENERAL DESCRIPTION** (Continued)



**Functional Block Diagram** 

## PIN DESCRIPTION



**Standard Mode Pin Assignments** 

# **ABSOLUTE MAXIMUM RATINGS**

| Symbol                              | Description       | Min         | Max  | Units |
|-------------------------------------|-------------------|-------------|------|-------|
| $V_{cc}$                            | Supply Voltage*   | -0.3        | +7.0 | ٧     |
| V <sub>cc</sub><br>T <sub>sīg</sub> | Storage Temp      | <b>-6</b> 5 | +150 | С     |
| TA                                  | Oper Ambient Temp |             | †    | С     |

### Notes:

- Voltages on all pins with respect to GND.
   13.0 V Maximum on P30-P33.
- † See Ordering Information

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period may affect device reliability.

## STANDARD TEST CONDITIONS

The characteristics listed below apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (Test Load Diagram).



**Test Load Diagram** 

# **DC CHARACTERISTICS**

| Sym              | Parameter                | $T_A = 0$ °C to +70°C |                 | Typical at | Units | Conditions                                              |
|------------------|--------------------------|-----------------------|-----------------|------------|-------|---------------------------------------------------------|
|                  |                          | Min                   | Max             | 25°C       |       |                                                         |
|                  | Max Input Voltage        |                       | 7               |            | V     | I <sub>N</sub> 250 μA                                   |
|                  | Max Input Voltage        |                       | 13              |            | V     | P30-P33 Only                                            |
| V <sub>CH</sub>  | Clock Input High Voltage | 3.8                   | $V_{\infty}$    |            | V     | Driven by External Clock Generator                      |
| V <sub>CL</sub>  | Clock Input Low Voltage  | -0.03                 | 0.8             |            | V     | Driven by External Clock Generator                      |
| V <sub>IH</sub>  | Input High Voltage       | 2.0                   | V <sub>cc</sub> |            | V     |                                                         |
| ٧ <sub>ال</sub>  | Input Low Voltage        | -0.3                  | 0.8             |            | V     |                                                         |
| V <sub>OH</sub>  | Output High Voltage      | 2.4                   |                 |            | V     | I <sub>oH</sub> = -2.0 mA                               |
| $V_{OL}$         | Output Low Voltage       |                       | 0.4             |            | V     | $I_{OL} = +2.0 \text{ mA}$                              |
| V <sub>RH</sub>  | Reset Input High Voltage | 3.8                   | V <sub>cc</sub> |            | V     |                                                         |
| V <sub>RI</sub>  | Reset Input Low Voltage  | -0.03                 | 0.8             |            | V     |                                                         |
| l <sub>IL</sub>  | Input Leakage            | -10                   | 10              |            | μĀ    | 0V <v<sub>IN &lt;+5.25V</v<sub>                         |
| OL               | Output Leakage           | -10                   | 10              |            | μA    | 0V <v<sub>IN &lt;+5.25V</v<sub>                         |
| l <sub>IR</sub>  | Reset Input Current      |                       | -50             | ····       | μA    | $V_{CC} = +5.25V, V_{BI} = 0V$                          |
| l <sub>cc</sub>  | Supply Current           |                       | 25              | 13.5       | mΑ    | 4 MHz                                                   |
| l <sub>cc1</sub> | Standby Current          |                       | 5               | 1.5        | mA    | HALT Mode V <sub>IN</sub> = 0V, V <sub>CC</sub> @ 4 MHz |
| CC2              | Standby Current          |                       | 10              | 1.5        | μΑ    | STOP Mode $V_{IN} = 0V$ , $V_{cc}$ @ 4 MHz              |

 $\rm I_{cc2}$  requires loading TMR (F1H) with any value prior to STOP execution. Use this sequence:

LD TMR,#00

NOP

**AC CHARACTERISTICS**External I/O or Memory Read or Write Timing Diagram



External I/O or Memory Read/Write Timing

**AC CHARACTERISTICS**External I/O or Memory Read and Write Timing Table

| No    | Symbol    | Parameter                                  | T <sub>A</sub> = 0°C to 70°C<br>4 MHz |     | Units | Notes   |
|-------|-----------|--------------------------------------------|---------------------------------------|-----|-------|---------|
|       |           |                                            | Min                                   | Max |       |         |
| 1     | TdA(AS)   | Address Valid to /AS Rise Delay            | 50                                    |     | ns    | [2,3]   |
| 2     | ŢdAS(A)   | /AS Rise to Address Float Delay            | 60                                    |     | . ns  | [2,3]   |
| 3     | TdAS(DR)  | /AS Rise to Read Data Req'd Valid          |                                       | 320 | ns    | [1,2,3] |
| 1     | TwAS      | /AS Low Width                              | 80                                    |     | ns    | [2,3]   |
| 5     | TdAZ(DS)  | Address Float to /DS Fall                  | 0                                     |     | ns    | رد,ح]   |
| S<br> | TwDSR     | /DS (Read) Low Width                       | 250                                   |     | ns    | [1,2,3] |
| ,     | TwDSW     | /DS (Write) Low Width                      | 160                                   |     | ns    | [1,2,3] |
| 3     | TdDSR(DR) | /DS Fall to Read Data Req'd Valid          |                                       | 200 | ns    | [1,2,3] |
| )     | ThDR(DS)  | Read Data to /DS Rise Hold Time            | 0                                     | _00 | ns    | [2,3]   |
| 10    | TdDS(A)   | /DS Rise to Address Active Delay           | 80                                    |     | ns    | [2,3]   |
| 1     | TdDS(AS)  | /DS Rise to /AS Fall Delay                 | 70                                    |     | ns    | [2,3]   |
| 2     | TdR/W(AS) | R//W Valid to /AS Rise Delay               | 50                                    |     | ns    | [2,3]   |
| 3     | TdDS(R/W) | /DS Rise to R//W Not Valid                 | 60                                    |     | ns    | [2,3]   |
| 4     | TdDW(DSW) | Write Data Valid to /DS Fall (Write) Delay | 50                                    |     | ns    | [2,3]   |
| 5     | TdDS(DW)  | /DS Rise to Write Data Not Valid Delay     | 80                                    |     | ns    | [2,3]   |
| 6     | TdA(DR)   | Address Valid to Read Data Req'd Valid     |                                       | 410 | ns    | [1,2,3] |
| 7     | TdAS(DS)  | /AS Rise to /DS Fall Delay                 | 80                                    |     | ns    | [2,3]   |

[1] When using extended memory timing add 2 TpC.

[2] Timing numbers given are for minimum TpC.

[3] See clock cycle dependent characteristics table.

### Standard Test Load

All timing references use 2.0V for a logic 1 and 0.8V for a logic 0.

### **Clock Dependent Formulas**

| Number | Symbol    | Equation         |  |  |  |  |
|--------|-----------|------------------|--|--|--|--|
| 1      | TdA(AS)   | 0.2TpC + 0.32    |  |  |  |  |
| 2      | TdAS(A)   | 0.295TpC - 3.25  |  |  |  |  |
| 3      | TdAS(DR)  | 1.19TpC + 6.14   |  |  |  |  |
| 4      | TwAS      | 0.33TpC - 1.65   |  |  |  |  |
| 6      | TwDSR     | 1.165TpC - 10.56 |  |  |  |  |
| 7      | TwDSW     | 0.635TpC + 1.67  |  |  |  |  |
| 8      | TdDSR(DR) | 0.985TpC - 42.5  |  |  |  |  |
| 10     | TdDS(A)   | 0.4TpC           |  |  |  |  |
| 11     | TdDS(AS)  | 0.295TpC - 3.14  |  |  |  |  |
| 12     | TdR/W(AS) | 0.2TpC           |  |  |  |  |
| 13     | TdDS(R/W) | 0.4TpC - 15      |  |  |  |  |
| 14     | TdDW(DSW) | 0.2TpC           |  |  |  |  |
| 15     | TdDS(DW)  | 0.44TpC - 19     |  |  |  |  |
| 16     | TdA(DR)   | 2TpC - 20        |  |  |  |  |
| 17     | TdAS(DS)  | 45.5TpC - 10.7   |  |  |  |  |
| 18     | TsDI(DS)  | 0.4TpC - 10      |  |  |  |  |
| 19     | TdDM(AS)  | 0.45TpC - 26.3   |  |  |  |  |

**AC CHARACTERISTICS**Additional Timing Diagram



**Additional Timing** 

# **AC CHARACTERISTICS**

Additional Timing Table

| No         | Symbol      | Symbol Parameter                   |        | T <sub>A</sub> = 0°C to 70°C<br>4 MHz |     | Notes      |
|------------|-------------|------------------------------------|--------|---------------------------------------|-----|------------|
|            |             |                                    | Min    | Max                                   |     |            |
| 1          | TpC         | Input Clock Period                 | 250    |                                       | ns  | [1]        |
| 2          | TrC,TfC     | Clock Input Rise & Fall Times      |        | 25                                    | ns  | [1]        |
| 3          | TwC         | Input Clock Width                  | 100    | _0                                    | ns  | [1]        |
| 4          | TwTinL      | Timer Input Low Width              | 75     |                                       | ns  | [2]        |
| 5          | TwTinH      | Timer Input High Width             | 2.5TpC |                                       |     |            |
| 6          | TpTin       | Timer Input Period                 | 4TpC   |                                       |     | [2]        |
| 7          | TrTin,TfTin | Timer Input Rise & Fall Times      | 100    |                                       | ns  | [2]<br>[2] |
| 8A         | TwlL        | Interrupt Request Input Low Times  | 70     |                                       | ns  | [2,4]      |
| <b>8</b> B | TwlL        | Interrupt Request Input Low Times  | 2.5TpC |                                       | 113 | [2,4]      |
| 9          | TwlH        | Interrupt Request Input High Times | 2.5TpC |                                       |     | [2,3]      |

### Notes:

- [1] Clock timing references use 3.8V for a logic 1 and 0.8V for a logic 0.
- [2] Timing references use 2.0V for a logic 1 and 0.8V for a logic 0.
- [3] Interrupt references request via Port 3.
- [4] Interrupt request via Port 3 (P31-P33).
- [5] Interrupt request via Port 30.

**AC CHARACTERISTICS**Handshake Timing Diagrams



Input Handshake Timing



**Output Handshake Timing** 

# **AC CHARACTERISTICS**

Handshake Timing Table

| No Symbol | No Symbol Parameter | T <sub>A</sub> = 0°C       | Data |      |            |
|-----------|---------------------|----------------------------|------|------|------------|
|           |                     |                            | Min  | Max  | Direction  |
| 1         | TsDI(DAV)           | Data In Setup Time         | 0    |      | IN         |
| 2 .       | ThDI(DAV)           | Data In Hold Time          | 145  | -    | IN         |
| 3         | TwDAV               | Data Available Width       | 110  |      | IN         |
| 4         | TdDAVI(RDY)         | DAV Fall to RDY Fall Delay |      | 115  | IN         |
| 5         | TdDAVId(RDY)        | DAV Rise to RDY Rise Delay |      | 115  | IN         |
| 6         | TdDO(DAV)           | RDY Rise to DAV Fall Delay | 0    | 110  | IN         |
| 7         | TcLDAV0(RDY)        | Data Out to DAV Fall Delay | Ü    | TpC  | OUT        |
| 8         | TcLDAV0(RDY)        | DAV Fall to RDY Fall Delay | 0    | , 50 | OUT        |
| 9         | TdRDY0(DAV)         | RDY Fall to DAV Rise Delay |      | 115  | OUT        |
| 10        | TwRDY               | RDY Width                  | 110  | 113  | OUT        |
| 11        | TdRDY0d(DAV)        | RDY Rise to DAV Fall Delay | 110  | 115  | OUT<br>OUT |

© 1992 by Zilog, Inc. All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Zilog, Inc. The information in this document is subject to change without notice. Devices sold by Zilog, Inc. are covered by warranty and patent indemnification provisions appearing in Zilog, Inc. Terms and Conditions of Sale only. Zilog, Inc. makes no warranty, express, statutory, implied or by description, regarding the information set forth herein or regarding the freedom of the described devices from

intellectual property infringement. Zilog, Inc. makes no warranty of merchantability or fitness for any purpose. Zilog, Inc. shall not be responsible for any errors that may appear in this document. Zilog, Inc. makes no commitment to update or keep current the information contained in this document.

Zilog, Inc. 210 East Hacienda Ave., Campbell, CA 95008-6600 Tel: (408) 370-8000, FAX: 408-370-8056, TWX: 910-338-7621