SCAS002A - D2957, JUNE 1987 - REVISED APRIL 1993 - Inputs Are TTL-Voltage Compatible - Flow-Through Architecture Optimizes PCB Layout - Center-Pin V<sub>CC</sub> and GND Configurations Minimize High-Speed Switching Noise - EPIC™ (Enhanced-Performance Implanted CMOS) 1-μm Process - 500-mA Typical Latch-Up Immunity at 125°C - Package Options Include Plastic Small-Outline Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs ## description These devices contain four independent 2-input NAND gates. They perform the Boolean functions $Y = \overline{A \cdot B}$ or $Y = \overline{A} + \overline{B}$ in positive logic. The 54ACT11000 is characterized for operation over the full military temperature range of $-55^{\circ}$ C to 125°C. The 74ACT11000 is characterized for operation from $-40^{\circ}$ C to 85°C. FUNCTION TABLE (each gate) | INP | JTS | OUTPUT | |-----|-----|--------| | Α | В | Y | | Н | Н | L | | L | Χ | Н | | Х | L | Н | # logic symbol† † This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, and N packages. #### 54ACT11000 . . . J PACKAGE 74ACT11000 . . . D OR N PACKAGE (TOP VIEW) # 54ACT11000 . . . FK PACKAGE (TOP VIEW) NC - No internal connection #### logic diagram (positive logic) EPIC is a trademark of Texas Instruments Incorporated. SCAS002A - D2957, JUNE 1987 - REVISED APRIL 1993 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† NOTE 1: The input and output voltage ratings may be exceeded if the input and output current ratings are observed. ### recommended operating conditions | | | 54ACT | 11000 | 74ACT | UNIT | | |-----------------|------------------------------------|-------|-------|-------|------|------| | | | MIN | MAX | MIN | MAX | UNIT | | VCC | Supply voltage | 4.5 | 5.5 | 4.5 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | 2 | | 2 | | V | | VIL | Low-level input voltage | | 0.8 | | 0.8 | V | | VI | Input voltage | 0 | VCC | 0 | VCC | V | | VO | Output voltage | 0 | Vcc | 0 | Vcc | V | | IOH | High-level output current | | -24 | | -24 | mA | | lOL | Low-level output current | | 24 | | 24 | mA | | Δt/Δν | Input transition rise or fall rate | 0 | 10 | 0 | 10 | ns/V | | T <sub>A</sub> | Operating free-air temperature | -55 | 125 | - 40 | 85 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V | T, | Δ = 25°C | | 54AC | Γ11000 | 74ACT | 11000 | UNIT | |--------------------|---------------------------------------------------------------|-------|------|----------|------|------|--------|-------|-------|-------| | PARAMETER | TEST CONDITIONS | Vcc | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNII | | | I <sub>OH</sub> = - 50 μA | 4.5 V | 4.4 | | | 4.4 | | 4.4 | | | | | ΙΟΗ = – 30 μΑ | 5.5 V | 5.4 | | | 5.4 | | 5.4 | | V | | Vou | IOH = - 24 mA | 4.5 V | 3.94 | | | 3.7 | | 3.8 | | | | VOH | 10H = - 24 IIIA | 5.5 V | 4.94 | | | 4.7 | | 4.8 | | V | | | I <sub>OH</sub> = - 50 mA <sup>‡</sup> | 5.5 V | | | | 3.85 | | | | | | | I <sub>OH</sub> = -75 mA <sup>‡</sup> | 5.5 V | | | | | | 3.85 | | | | | I <sub>OL</sub> = 50 μA | 4.5 V | | | 0.1 | | 0.1 | | 0.1 | | | | ΙΟΣ = 30 μΑ | 5.5 V | | | 0.1 | | 0.1 | | 0.1 | | | Vai | lo 24 mA | 4.5 V | | | 0.36 | | 0.5 | | 0.44 | V | | VOL | I <sub>OL</sub> = 24 mA | 5.5 V | | | 0.36 | | 0.5 | | 0.44 | \ \ \ | | | I <sub>OL</sub> = 50 mA <sup>‡</sup> | 5.5 V | | | | | 1.65 | | | | | | I <sub>OL</sub> = 75 mA <sup>‡</sup> | 5.5 V | | | | | | | 1.65 | | | lį | $V_I = V_{CC}$ or GND | 5.5 V | | | ±0.1 | | ±1 | | ±1 | μΑ | | ICC | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 4 | | 80 | | 40 | μА | | ΔI <sub>CC</sub> § | One input at 3.4 V,<br>Other inputs at GND or V <sub>CC</sub> | 5.5 V | | | 0.9 | | 1 | | 1 | mA | | Ci | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | | 3.5 | | | | | | pF | <sup>‡</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms. <sup>§</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>. <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. SCAS002A - D2957, JUNE 1987 - REVISED APRIL 1993 # switching characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO<br>(OUTPUT) | T, | Δ = 25°C | ; | 54ACT | 11000 | 74ACT | 11000 | UNIT | |------------------|---------|----------------|-----|----------|------|-------|-------|-------|-------|------| | | (INPUT) | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | I | | t <sub>PLH</sub> | A or B | V | 1.5 | 7.2 | 10.9 | 1.5 | 13.3 | 1.5 | 12.3 | no | | <sup>t</sup> PHL | AUIB | Υ | 1.5 | 5.8 | 8 | 1.5 | 9.5 | 1.5 | 8.8 | ns | # operating characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C | PARAMETER | | TEST CONDITIONS | TYP | UNIT | |-----------------|----------------------------------------|-------------------------------------------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance per gate | $C_L = 50 \text{ pF}, \qquad f = 1 \text{ MHz}$ | 23 | pF | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. - B. Input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f = 3 \text{ ns}$ , $t_f = 3 \text{ ns}$ . - C. The outputs are measured one at a time with one input transition per measurement. Figure 1. Load Circuit and Voltage Waveforms # PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2022 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | 74ACT11000DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | www.ti.com 5-Jan-2022 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |--------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | 74ACT11000DR | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | | # PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2022 ## **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |---------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 74ACT11000D | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | 74ACT11000DE4 | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | 74ACT11000N | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | 74ACT11000N | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated