# MOSFET - Dual, N & P-Channel, POWERTRENCH® N-Channel: 150 V, 2.4 A, 155 m $\Omega$ P-Channel: -150 V, -0.9 A, 1200 m $\Omega$ ### FDMC8097AC #### **General Description** These dual N and P-Channel enhancement mode Power MOSFETs are produced using **onsemi**'s advanced POWERTRENCH process that has been especially tailored to minimize on-state resistance and yet maintain superior switching performance. Shrinking the area needed for implementation of active clamp topology; enabling best in class power density. #### **Features** Q1: N-Channel - Max $R_{DS(on)} = 155 \text{ m}\Omega$ at $V_{GS} = 10 \text{ V}$ , $I_D = 2.4 \text{ A}$ - Max $R_{DS(on)}$ = 212 m $\Omega$ at $V_{GS}$ = 6 V, $I_D$ = 2 A Q2: P-Channel - Max $R_{DS(on)} = 1200 \text{ m}\Omega$ at $V_{GS} = -10 \text{ V}$ , $I_D = -0.9 \text{ A}$ - Max $R_{DS(on)} = 1400 \text{ m}\Omega$ at $V_{GS} = -6 \text{ V}$ , $I_D = -0.8 \text{ A}$ - Optimised for Active Clamp Forward Converters - Pb-Free, Halide Free and RoHS Compliant #### **Applications** - DC-DC Converter - Active Clamp #### N-Channel | V <sub>DS</sub> MAX | R <sub>DS(on)</sub> | I <sub>D</sub> MAX | |---------------------|---------------------|--------------------| | 150 V | 155 mΩ @ 10 V | 2.4 A | | | 212 mΩ @ 6 V | | #### P-Channel | V <sub>DS</sub> MAX | R <sub>DS(on)</sub> | I <sub>D</sub> MAX | |---------------------|---------------------|--------------------| | –150 V | 1200 mΩ @ –10 V | -0.9 A | | | 1400 mΩ @ –6 V | | WDFN8 3.3 × 3.3, 0.65P (Power 33) CASE 511DG #### **MARKING DIAGRAM** ZXYYKK FDMC 8097AC O Z = Assembly Plant Code XYY = 3-Digit Date Code Format KK = 2-Alphanumeric Lot Run Traceability Code FDMC8097AC= Specific Device Code #### PIN ASSIGNMENT #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------|------------------------------------|-----------------------| | FDMC8097AC | WDFN8<br>(Pb-Free,<br>Halide Free) | 3000 /<br>Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. #### **MOSFET MAXIMUM RATINGS** ( $T_A = 25^{\circ}C$ unless otherwise noted) | Symbol | | Q1 | Q2 | Unit | | | |-----------------------------------|--------------------------------------------------|------------------------------|------------------------|---------------|----------------|----| | V <sub>DS</sub> | Drain to Source Voltage | Drain to Source Voltage | | | | | | $V_{GS}$ | Gate to Source Voltage | Gate to Source Voltage | | | | | | I <sub>D</sub> | Drain Current | Continuous (Note 5) | T <sub>C</sub> = 25°C | 6.3 | -2.0 | Α | | | | Continuous (Note 5) | T <sub>C</sub> = 100°C | 3.9 | -1.2 | | | | | Continuous | T <sub>A</sub> = 25°C | 2.4 (Note 1a) | -0.9 (Note 1b) | | | | | Pulsed (Note 4) | - | 33 | -8.8 | | | E <sub>AS</sub> | Single Pulse Avalanche Energy | (Note 3) | | 24 | 6 | mJ | | P <sub>D</sub> | Power Dissipation for Single Op- | peration $T_A = 25^{\circ}C$ | | 1.9 (Note 1a) | 1.9 (Note 1b) | W | | | | | T <sub>A</sub> = 25°C | 0.8 (Note 1c) | 0.8 (Note 1d) | | | | | | T <sub>C</sub> = 25°C | 14 | 10 | | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | | | –55 to | +150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### THERMAL CHARACTERISTICS | Symbol | Characteristic | Q1 | Q2 | Unit | |----------------|-----------------------------------------|---------------|---------------|------| | $R_{ heta JA}$ | Thermal Resistance, Junction-to-Ambient | 65 (Note 1a) | 65 (Note 1b) | °C/W | | $R_{ heta JA}$ | Thermal Resistance, Junction-to-Ambient | 155 (Note 1c) | 155 (Note 1d) | | | $R_{ heta JC}$ | Thermal Resistance, Junction-to-Case | 8.9 | 12.5 | | #### **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) | Symbol | Parameter | Test Con | dition | Туре | Min | Тур | Max | Unit | |------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------|-------------|---------------------|----------------------|-------| | OFF CHAR | ACTERISTICS | • | | <u>-</u> | | - | <u>-</u> | - | | BV <sub>DSS</sub> | Drain to Source Breakdown<br>Voltage | $I_D = 250 \; \mu \text{A, V}_{GS} = 0 \; \text{V} \\ I_D = -250 \; \mu \text{A, V}_{GS} = 0 \; \text{V}$ | | Q1<br>Q2 | 150<br>–150 | _<br>_ | -<br>- | V | | $\Delta BV_{DSS}$ / $\Delta T_{J}$ | Breakdown Voltage Temperature<br>Coefficient | $I_D$ = 250 μA, referenced to 25°C $I_D$ = -250 μA, referenced to 25°C | | Q1<br>Q2 | - | 98<br>122 | -<br>- | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = 120 V, V <sub>GS</sub> = V <sub>DS</sub> = -120 V, V <sub>GS</sub> = | 0 V<br>= 0 V | Q1<br>Q2 | - | _<br>_ | 1<br>–1 | μΑ | | I <sub>GSS</sub> | Gate to Source Leakage Current | $V_{GS} = \pm 20 \text{ V}, V_{DS} = 0$<br>$V_{GS} = \pm 25 \text{ V}, V_{DS} = 0$ | 0 V<br>0 V | Q1<br>Q2 | 1 1 | _<br>_ | ±100<br>±100 | nA | | ON CHARA | CTERISTICS | | | | | | | | | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_D = 250$<br>$V_{GS} = V_{DS}, I_D = -25$ | | Q1<br>Q2 | 2.0<br>-2.0 | 3.1<br>-3.0 | 4.0<br>-4.0 | V | | $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ / | Gate to Source Threshold<br>Voltage Temperature Coefficient | $I_D$ = 250 μA, reference $I_D$ = -250 μA, reference | | Q1<br>Q2 | - | -9<br>-6 | -<br>- | mV/°C | | R <sub>DS(on)</sub> | Static Drain to Source<br>On Resistance | $V_{GS} = 10 \text{ V}, I_D = 2.4$<br>$V_{GS} = 6 \text{ V}, I_D = 2 \text{ A}$<br>$V_{GS} = 10 \text{ V}, I_D = 2.4$ | | Q1 | -<br>-<br>- | 124<br>155<br>245 | 155<br>212<br>306 | mΩ | | | | $V_{GS} = -10 \text{ V}, I_D = -0.8 \text{ V}_{GS} = -6 \text{ V}, I_D = -0.8 \text{ V}_{GS} = -10 \text{ V}, I_D = -0.8 \text{ V}_{GS} = -10 \text{ V}$ | 3 A | Q2 | - | 930<br>1030<br>1682 | 1200<br>1400<br>2171 | | | 9FS | Forward Transconductance | $V_{DD} = 10 \text{ V}, I_D = 2.4 \text{ A}$<br>$V_{DD} = -10 \text{ V}, I_D = -0.9 \text{ A}$ | | Q1<br>Q2 | - | 6.4<br>0.75 | -<br>- | S | | DYNAMIC ( | CHARACTERISTICS | | | | | | | | | C <sub>iss</sub> | Input Capacitance | Q1 $V_{DS} = 75 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHz}$ Q2 $V_{DS} = -75 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHz}$ | | Q1<br>Q2 | -<br>- | 279<br>162 | 395<br>230 | pF | | C <sub>oss</sub> | Output Capacitance | | | Q1<br>Q2 | | 26<br>13 | 40<br>25 | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | | | Q1<br>Q2 | - | 1.4<br>0.6 | 5<br>5 | pF | | $R_g$ | Gate Resistance | | | Q1<br>Q2 | 0.1<br>0.1 | 0.6<br>3.3 | 1.5<br>8.3 | Ω | | SWITCHING | G CHARACTERISTICS | • | | | | • | | • | | t <sub>d(on)</sub> | Turn-On Delay Time | Q1<br>V <sub>DD</sub> = 75 V, I <sub>D</sub> = 2.4 | | Q1<br>Q2 | -<br>- | 5.4<br>5.2 | 11<br>11 | ns | | t <sub>r</sub> | Rise Time | $V_{GS} = 10 \text{ V}, R_{GEN} =$ Q2 | | Q1<br>Q2 | -<br>- | 1.3<br>1.6 | 10<br>10 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | $V_{DD} = -75 \text{ V}, I_{D} = -00 \text{ V}_{GS} = -10 \text{ V}, R_{GEN} = -000 \text{ V}$ | | Q1<br>Q2 | - | 9.1<br>7.4 | 18<br>15 | ns | | t <sub>f</sub> | Fall Time | | | Q1<br>Q2 | - | 2.2<br>6.3 | 10<br>13 | ns | | Q <sub>g(TOT)</sub> | Total Gate Charge | V <sub>GS</sub> = 0 V to 10 V<br>V <sub>GS</sub> = 0 V to -10 V | Q1<br>V <sub>DD</sub> = 75 V,<br>I <sub>D</sub> = 2.4 A | Q1<br>Q2 | - | 4.4<br>2.8 | 6.2<br>4.0 | nC | | | | V <sub>GS</sub> = 0 V to 6 V<br>V <sub>GS</sub> = 0 V to -6 V | Q2<br>V <sub>DD</sub> = -75 V<br>I <sub>D</sub> = -0.9 A | Q1<br>Q2 | - | 2.9<br>1.8 | 4.1<br>2.6 | nC | | Q <sub>gs</sub> | Gate to Source Charge | Q1<br>V <sub>DD</sub> = 75 V,<br>I <sub>D</sub> = 2.4 A | | Q1<br>Q2 | - | 1.3<br>0.8 | -<br>- | nC | | $Q_{\sf gd}$ | Gate to Drain "Miller" Charge | Q2<br>V <sub>DD</sub> = -75 V<br>I <sub>D</sub> = -0.9 A | | Q1<br>Q2 | - | 1.0<br>0.7 | _<br>_ | nC | #### **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) (continued) | Symbol | Parameter | Test Condition | Туре | Min | Тур | Max | Unit | |-----------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------|-----|-------------|-------------|------| | DRAIN-SOL | DRAIN-SOURCE DIODE CHARACTERISTICS | | | | | | | | V <sub>SD</sub> | Source-Drain Diode Forward<br>Voltage | $V_{GS} = 0 \text{ V, } I_S = 2.4 \text{ A (Note 2)} $<br>$V_{GS} = 0 \text{ V, } I_S = -0.9 \text{ A (Note 2)} $ | Q1<br>Q2 | 1 1 | 0.8<br>-0.9 | 1.3<br>-1.3 | V | | t <sub>rr</sub> | Reverse Recovery Time | Q1<br>I <sub>F</sub> = 2.4 A, di/dt = 100 A/s | Q1<br>Q2 | - | 50<br>44 | 80<br>71 | ns | | Q <sub>rr</sub> | Reverse Recovery Charge | $Q2$ $I_F = -0.9 \text{ A, di/dt} = 100 \text{ A/s}$ | Q1<br>Q2 | 1 1 | 43<br>68 | 69<br>109 | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 1. $R_{\theta JA}$ is determined with the device mounted on a 1in2 pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material. $R_{\theta JC}$ is guaranteed by design while $R_{\theta CA}$ is determined by the user's board design. a) 65°C/W when mounted a 1 in<sup>2</sup> pad of 2 oz copp b) 65°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper. c) 155°C/W when mounted on a minimum pad of 2 oz copper. d) 155°C/W when mounted on a minimum pad of 2 oz copper. - 2. Pulse Test: Pulse Width < 300 $\mu$ s, Duty cycle < 2.0%. 3. Q1: $E_{AS}$ of 24 mJ is based on starting $T_J = 25^{\circ}$ C, L = 3 mH, $I_{AS} = 4$ A, $V_{DD} = 150$ V, $V_{GS} = 10$ V. 100% test at L = 0.1 mH, $I_{AS} = 14$ A. Q2: $E_{AS}$ of 6 mJ is based on starting $T_J = 25^{\circ}$ C, L = 3 mH, $I_{AS} = -2$ A, $V_{DD} = -150$ V, $V_{GS} = -10$ V. 100% test at L = 0.1 mH, $I_{AS} = -8$ A. 4. Q1: Pulsed Id please refer to Fig 11 SOA graph for more details. - - Q2: Pulsed Id please refer to Fig 24 SOA graph for more details. - 5. Computed continuous current limited to Max Junction Temperature only, actual continuous current will be limited by thermal & electro-mechanical application board design. #### TYPICAL CHARACTERISTICS (Q1 N-CHANNEL) Figure 1. On-Region Characteristics Figure 2. Normalized On–Resistance vs. Drain Current and Gate Voltage Figure 3. Normalized On–Resistance vs. Junction Temperature Figure 4. On-Resistance vs. Gate to Source Voltage Figure 5. Transfer Characteristics Figure 6. Source to Drain Diode Forward Voltage vs. Source Current #### TYPICAL CHARACTERISTICS (Q1 N-CHANNEL) (continued) Figure 7. Gate Charge Characteristics Figure 9. Unclamped Inductive Switching Capability Figure 11. Forward Bias Safe Operating Area Figure 8. Capacitance vs. Drain to Source Voltage Figure 10. Maximum Continuous Drain Current vs. Case Temperature Figure 12. Single Pulse Maximum Power Dissipation #### TYPICAL CHARACTERISTICS (Q1 N-CHANNEL) (continued) Figure 13. Junction-to-Case Transient Thermal Response Curve #### TYPICAL CHARACTERISTICS (Q2 P-CHANNEL) Figure 14. On–Region Characteristics Figure 15. Normalized On-Resistance vs. Drain Current and Gate Voltage Figure 16. Normalized On–Resistance vs. Junction Temperature Figure 17. On-Resistance vs. Gate to Source Voltage Figure 18. Transfer Characteristics Figure 19. Source to Drain Diode Forward Voltage vs. Source Current #### TYPICAL CHARACTERISTICS (Q2 P-CHANNEL) (continued) Figure 20. Gate Charge Characteristics Figure 21. Capacitance vs. Drain to Source Voltage Figure 22. Unclamped Inductive Switching Capability Figure 23. Maximum Continuous Drain Current vs. Case Temperature Figure 24. Forward Bias Safe Operating Area Figure 25. Single Pulse Maximum Power Dissipation #### TYPICAL CHARACTERISTICS (Q2 P-CHANNEL) (continued) $(T_J = 25^{\circ}C \text{ unless otherwise noted})$ Figure 26. Junction-to-Case Transient Thermal Response Curve POWERTRENCH is a registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. #### WDFN8 3x3, 0.65P CASE 511DG ISSUE A **DATE 12 FEB 2019** For additional information on our Pb-Free strategy and soldering details, please download the DN Seniconductor Soldering and Mounting Techniques Reference Manual, SDLDERRY/D. #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. DIMENSION 6 APPLIES TO PLATED TERMINALS AND IS MEASURED BETWEEN 0.15 AND 0.30MM FROM THE TERMINAL TIP. - COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | | | |-----|-------------|----------|------|--| | DIM | MIN. | N□M. | MAX. | | | Α | 0.70 | 0.75 | 0.80 | | | A1 | 0.00 | | 0.05 | | | A3 | ĺ | 0.20 REF | - | | | ھ | 0.30 | 0.35 | 0.40 | | | p2 | 1.65 REF | | | | | D | 2.90 | 3.00 | 3.10 | | | D2 | 2.45 | 2.50 | 2.55 | | | E | 2.90 | 3.00 | 3.10 | | | E2 | 1.40 | 1.50 | 1.60 | | | e | | 0.65 BSC | ; | | | К | 0.25 | | | | | K2 | 0.35 REF | | | | | L | 0.27 | 0.32 | 0.37 | | | L2 | 0.163 REF | | | | ## GENERIC MARKING DIAGRAM\* XXXX = Specific Device Code A = Assembly Location Y = Year WW = Work Week ■ = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98AON13623G | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | WDFN8 3x3, 0.65P | | PAGE 1 OF 1 | | | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales