Microcontrollers #### **Edition 2006-02** Published by Infineon Technologies AG, 81726 München, Germany © Infineon Technologies AG 2006. All Rights Reserved. #### Attention please! The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. # TC1165/TC1166 32-Bit Single-Chip Microcontroller $TriCore^{TM}$ Microcontrollers #### TC1165/TC1166 | Revision History: | | <b>2006-02</b> VC | | | | | | |-------------------|----------------------------------------------------------------------------|--------------------------------------------------------|--|--|--|--|--| | Previous Version: | | V0.1, December 2005 | | | | | | | Page | Subjects (m | ajor changes since last revision) | | | | | | | 3-82 | The reset va | alue for RTID is corrected. | | | | | | | 4-95 | A new footnote is added to $V_{AREF}$ . | | | | | | | | 4-100 | The footnote | The footnote on FADC callibration interval is updated. | | | | | | | 4-105 | Max. values for power supply current section is defined. | | | | | | | | 4-116 | A new section is added for JTAG signals timing based on 40 MHz JTAG clock. | | | | | | | #### We Listen to Your Comments Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: mcdocu.comments@infineon.com ## **Table of Contents** # **Table of Contents** | 1 | Summary of Features | 3 | |---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | <b>2</b><br>2.1<br>2.2<br>2.3<br>2.4<br>2.5 | General Device Information Block Diagram Logic Symbol Pin Configuration Pad Driver and Input Classes Overview Pin Definitions and Functions | 6<br>7<br>8 | | 3 | Functional Description | 24 | | 3.1 | System Architecture and On-Chip Bus Systems | 24 | | 3.2 | On-Chip Memories | | | 3.3 | Memory Maps | 27 | | 3.3.1 | Architectural Address Map | | | 3.3.2 | How to Read the Address Maps | | | 3.3.3 | Contents of the Segments | | | 3.3.4 | Address Map of the FPI Bus System | 32 | | 3.3.4.1 | Segments 0 to 14 | 32 | | 3.3.4.2 | Segment 15 | 35 | | 3.3.5 | Address Map of the Local Memory Bus (LMB) | 40 | | 3.4 | Memory Protection System | 44 | | 3.5 | Peripheral Control Processor | 44 | | 3.6 | DMA Controller and Memory Checker | 47 | | 3.7 | Interrupt System | | | 3.8 | Asynchronous/Synchronous Serial Interfaces (ASC0, ASC1) | | | 3.9 | High-Speed Synchronous Serial Interfaces (SSC0 and SSC1) | 53 | | 3.10 | Micro Second Bus Interface (MSC0) | 55 | | 3.11 | MultiCAN Controller (CAN) | | | 3.12 | Micro Link Serial Bus Interface (MLI0, MLI1) | | | 3.13 | General Purpose Timer Array | | | 3.13.1 | Functionality of GPTA0 | | | 3.14 | Analog-to-Digital Converter (ADC0) | | | 3.15 | Fast Analog-to-Digital Converter Unit (FADC) | | | 3.16 | System Timer | | | 3.17 | Watchdog Timer | | | 3.18 | System Control Unit | | | 3.19 | Boot Options | | | 3.20 | Power Management System | | | 3.21 | On-Chip Debug Support | | | 3.22 | Clock Generation and PLL | | | 3.23 | Power Supply | | | 3.24 | Identification Register Values | 82 | | Advanc | e Information | Table of Contents | |------------------------|------------------------------------------------|-------------------| | 4 | Electrical Parameters | 83 | | 4.1 | General Parameters | 83 | | 4.1.1 | Parameter Interpretation | 83 | | 4.1.2 | Pad Driver and Pad Classes Summary | 84 | | 4.1.3 | Absolute Maximum Ratings | 85 | | 4.1.4 | Operating Conditions | 86 | | 4.2 | DC Parameters | 89 | | 4.2.1 | Input/Output Pins | 89 | | 4.2.2 | Analog to Digital Converter (ADC0) | 92 | | 4.2.3 | Fast Analog to Digital Converter (FADC) | 99 | | 4.2.4 | Oscillator Pins | 103 | | 4.2.5 | Temperature Sensor | 104 | | 4.2.6 | Power Supply Current | 105 | | 4.3 | AC Parameters | 106 | | 4.3.1 | Testing Waveforms | 106 | | 4.3.2 | Output Rise/Fall Times | 107 | | 4.3.3 | Power Sequencing | 108 | | 4.3.4 | Power, Pad and Reset Timing | 110 | | 4.3.5 | Phase Locked Loop (PLL) | 112 | | 4.3.6 | Debug Trace Timing | 115 | | 4.3.7 | Timing for JTAG Signals | 116 | | 4.3.8 | Peripheral Timings | 119 | | 4.3.8.1 | Micro Link Interface (MLI) Timing | 119 | | 4.3.8.2 | Micro Second Channel (MSC) Interface Timing | 121 | | 4.3.8.3 | Synchronous Serial Channel (SSC) Master Mode T | iming 122 | | <b>5</b><br>5.1<br>5.2 | Package and Reliability | 123 | | 5.3 | Flash Memory Parameters | 125 | | 5.4 | Quality Declaration | 126 | # 32-Bit Single-Chip Microcontroller TriCore<sup>TM</sup> TC1165/TC1166 ## 1 Summary of Features The TC1165/TC1166 has the following features: - High-performance 32-bit super-scaler TriCore v1.3 CPU with 4-stage pipeline - Superior real-time performance - Strong bit handling - Fully integrated DSP capabilities - Single precision Floating Point Unit (FPU) - 80 MHz operation at full temperature range - Peripheral Control Processor with single cycle instruction (PCP2) - 8 Kbyte Parameter Memory (PRAM) - 12 Kbyte Code Memory (CMEM) - Multiple on-chip memories - 56 Kbyte Local Data Memory (SRAM) - 8 Kbyte Overlay Memory - 16 Kbyte Scratch-Pad RAM (SPRAM) - 8 Kbyte Instruction Cache (ICACHE) - 1504 Kbyte Program Flash (for instruction code and constant data) - 32 Kbyte Data Flash (e.g. 4 Kbyte EEPROM emulation) - 16 Kbyte Boot ROM - 8-channel DMA Controller - Fast-response interrupt system with 2 x 255 hardware priority arbitration levels serviced by CPU or PCP2 - · High-performance on-chip bus structure - 64-bit Local Memory Bus (LMB) to Flash memory - System Peripheral Bus (SPB) for interconnections of functional units - Versatile on-chip Peripheral Units - Two Asynchronous/Synchronous Serial Channels (ASCs) with baudrate generator, parity, framing and overrun error detection - Two High Speed Synchronous Serial Channels (SSCs) with programmable data length and shift direction - One Micro Second Bus (MSC) interface for serial port expansion to external power devices - Two high-speed Micro Link Interfaces (MLIs) for serial inter-processor communication - One MultiCAN Module with two CAN nodes and 64 free assignable message objects for high efficiency data handling via FIFO buffering and gateway data transfer<sup>1)</sup> Data Sheet 3 V0.2, 2006-02 #### **Summary of Features** - One General Purpose Timer Array Module (GPTA) with a powerful set of digital signal filtering and timer functionality to realize autonomous and complex Input/Output management - One 16-channel Analog-to-Digital Converter unit (ADC) with selectable 8-bit, 10bit, or 12-bit, supporting 32 input channels - One 2-channel Fast Analog-to-Digital Converter unit (FADC) with concatenated comb filters for hardware data reduction: supporting 10-bit resolution, with minimum conversion time of 262.5ns - 32 analog input lines for ADC and FADC - 81 digital general purpose I/O lines - Digital I/O ports with 3.3 V capability - On-chip debug support for OCDS Level 1 and 2 (CPU, PCP, DMA) - Power Management System - Clock Generation Unit with PLL - Core supply voltage of 1.5 V - I/O voltage of 3.3 V - Full Industrial and Multi-Market temperature range: -40° to +85°C - PG-LQFP-176-2 package Data Sheet 4 V0.2, 2005-12 <sup>1)</sup> Not applicable to TC1165 ## **Summary of Features** #### **Ordering Information** The ordering code for Infineon microcontrollers provides an exact reference to the required product. This ordering code identifies: - The derivative itself, i.e. its function set, the temperature range, and the supply voltage - · The package and the type of delivery For the available ordering codes for the TC1165/TC1166, please refer to the "Product Catalog Microcontrollers" that summarizes all available microcontroller variants. This document describes the derivatives of the device. The **Table 1-1** enumerates these derivatives and summarizes the differences. Table 1-1 TC1165/TC1166 Derivative Synopsis | Derivative | Ambient Temperature Range | |---------------------|-----------------------------------------------------| | SAF-TC1165-192F80HL | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | SAF-TC1166-192F80HL | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | Data Sheet 5 V0.2, 2005-12 #### **General Device Information** ## 2 General Device Information **Chapter 2** provides the general information for the TC1165/TC1166. #### 2.1 Block Diagram Figure 2-1 shows the TC1165/TC1166 block diagram. Figure 2-1 TC1165/TC1166 Block Diagram #### **General Device Information** ## 2.2 Logic Symbol Figure 2-2 shows the TC1165/TC1166 logic symbol. Figure 2-2 TC1165/TC1166 Logic Symbol #### **General Device Information** ## 2.3 Pin Configuration Figure 2-3 shows the TC1165/TC1166 pin configuration. Figure 2-3 TC1165/TC1166 Pinning for PG-LQFP-176-2 Package #### **General Device Information** ## 2.4 Pad Driver and Input Classes Overview The TC1165/TC1166 provides different types and classes of input and output lines. For understanding of the abbreviations in **Table 2-1** starting at the next page, **Table 4-1** gives an overview on the pad type and class types. Data Sheet 9 V0.2, 2006-02 #### **General Device Information** ## 2.5 Pin Definitions and Functions **Table 2-1** shows the TC1165/TC1166 pin definitions and functions. **Table 2-1** Pin Definitions and Functions | Symbol | Pins | I/O | Pad<br>Driver<br>Class | Power<br>Supply | Functions | | |------------------------------------------------------|------------------------------------------------------|-----|------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Parallel P | orts | | | | | | | P0 | | I/O | A1 | $V_{DDP}$ | Port 0 Port 0 is a 16-bit bi-directional general-purpose I/O port which can be alternatively used for GPTA I/O lines or external trigger inputs. | | | P0.0<br>P0.1<br>P0.2<br>P0.3<br>P0.4<br>P0.5<br>P0.6 | 145<br>146<br>147<br>148<br>166<br>167<br>173 | | | | IN0 / OUT0 / OUT56 line of GPTA IN1 / OUT1 / OUT57 line of GPTA IN2 / OUT2 / OUT58 line of GPTA IN3 / OUT3 / OUT59 line of GPTA IN4 / OUT4 / OUT60 line of GPTA IN5 / OUT5 / OUT61 line of GPTA IN6 / OUT6 / OUT62 line of GPTA REQ2 External trigger input 2 | | | P0.7 P0.8 P0.9 P0.10 P0.11 P0.12 P0.13 P0.14 P0.15 | 174<br>149<br>150<br>151<br>152<br>168<br>169<br>175 | | | | IN7 / OUT7 / OUT63 line of GPTA REQ3 External trigger input 3 IN8 / OUT8 / OUT64 line of GPTA IN9 / OUT9 / OUT65 line of GPTA IN10 / OUT10 / OUT66 line of GPTA IN11 / OUT11 / OUT67 line of GPTA IN12 / OUT12 / OUT68 line of GPTA IN13 / OUT13 / OUT69 line of GPTA IN14 / OUT14 / OUT70 line of GPTA REQ4 External trigger input 4 IN15 / OUT15 / OUT71 line of GPTA REQ5 External trigger input 5 | | | | | | | | In addition, the state of the port pins are latched into the software configuration input register SCU_SCLIR at the rising edge of HDRST. Therefore, Port 0 pins can be used for operating mode selections by software. | | Table 2-1 Pin Definitions and Functions (cont'd) | Symbol | Pins | I/O | Pad<br>Driver<br>Class | Power<br>Supply | Functions | |---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----|----------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P1 | | I/O | | $V_{DDP}$ | Port 1 Port 1 is a 15-bit bi-directional general purpose I/O port which can be alternatively used for GPTA I/O lines, SSC1 and ADC0 interface. | | P1.0<br>P1.1<br>P1.2<br>P1.3<br>P1.4<br>P1.5<br>P1.6<br>P1.7<br>P1.8<br>P1.9<br>P1.10<br>P1.11<br>P1.12 | 91<br>92<br>93<br>98<br>107<br>108<br>109<br>110<br>94<br>95 | | A1<br>A1<br>A1<br>A1<br>A1<br>A1<br>A2<br>A2<br>A2<br>A2<br>A1 | | IN16 / OUT16 / OUT72 line of GPTA IN17 / OUT17 / OUT73 line of GPTA IN18 / OUT18 / OUT74 line of GPTA IN19 / OUT19 / OUT75 line of GPTA IN20 / OUT20 / OUT76 line of GPTA IN21 / OUT21 / OUT77 line of GPTA IN22 / OUT22 / OUT78 line of GPTA IN23 / OUT23 / OUT79 line of GPTA IN24 / OUT24 / IN48 / OUT48 line of GPTA MTSR1B SSC1 master transmit output / slave rec. input B IN25 / OUT25 / IN49 / OUT49 line of GPTA MRST1B SSC1 master receive input / slave transmit output B IN26 / OUT26 / IN50 / OUT50 line of GPTA SLSO17 SSC1 slave select output 7 IN27 / OUT27 / IN51 / OUT51 line of GPTA SCLK1B SSC1 clock input / output B AD0EMUX0 ADC0 external multiplexer control output 0 AD0EMUX1 ADC0 external multiplexer | | P1.14 | 71 | | A1 | | AD0EMUX2 ADC0 external multiplexer control output 2 In addition, P1.4 also serves as emergency shut-off input for certain I/O lines (e.g. GPTA related outputs). | Table 2-1 Pin Definitions and Functions (cont'd) | Symbol | Pins | I/O | Pad<br>Driver<br>Class | Power<br>Supply | Functions | | |--------|------|-----|------------------------|-----------------|----------------------------------|---------------------------------------------------------------------------------------------------| | P2 | | I/O | | $V_{DDP}$ | purpose I/O poi | it bi-directional general-<br>t which can be alternatively<br>I/O, and interface for MLI0,<br>/1. | | P2.0 | 74 | | A2 | | TCLK0A | MLI0 transmit channel clock output A | | P2.1 | 75 | | A2 | | IN32 / OUT32<br>TREADY0A | line of GPTA MLI0 transmit channel ready input A | | | | | | | IN33 / OUT33<br>SLSO03<br>SLSO13 | line of GPTA SSC0 slave select output 3 SSC1 slave select output 3 | | P2.2 | 76 | | A2 | | TVALID0A | MLI0 transmit channel valid output A | | P2.3 | 77 | | A2 | | IN34 / OUT34<br>TDATA0A | line of GPTA<br>MLI0 transmit channel data<br>output A | | P2.4 | 78 | | A1 | | IN35 / OUT35<br>RCLK0A | line of GPTA MLI0 receive channel clock | | | | | | | IN36 / OUT36 | input A<br>line of GPTA | | P2.5 | 79 | | A2 | | RREADY0A | MLI0 receive channel ready output A | | P2.6 | 80 | | A1 | | IN37 / OUT37<br>RVALID0A | line of GPTA MLI0 receive channel valid input A | | P2.7 | 81 | | A1 | | IN38 / OUT38<br>RDATA0A | line of GPTA MLI0 receive channel data input A | | | | | | | IN39 / OUT39 | line of GPTA | ## **General Device Information** Table 2-1 Pin Definitions and Functions (cont'd) | Symbol | Pins | I/O | Pad<br>Driver<br>Class | Power<br>Supply | Functions | | |--------|------|-----|------------------------|-----------------|-----------|-----------------------------| | P2.8 | 164 | | A2 | | SLSO04 | SSC0 Slave Select output 4 | | | | | | | SLSO14 | SSC1 Slave Select output 4 | | | | | | | EN00 | MSC0 enable output 0 | | P2.9 | 160 | | A2 | | SLSO05 | SSC0 Slave Select output 5 | | | | | | | SLSO15 | SSC1 Slave Select output 5 | | | | | | | EN01 | MSC0 enable output 1 | | P2.10 | 161 | | A2 | | MRST1A | SSC1 master receive input / | | | | | | | | slave transmit output A | | P2.11 | 162 | | A2 | | SCLK1A | SSC1 clock input/output A | | | | | | | FCLP0B | MSC0 clock output B | | P2.12 | 163 | | A2 | | MTSR1A | SSC1 master transmit out / | | | | | | | | slave receive input A | | | | | | | SOP0B | MSC0 serial data output B | | P2.13 | 165 | | A1 | | SLSI1 | SSC1 slave select input | | • | | | | | SDI0 | MSC0 serial data input | Data Sheet 13 V0.2, 2006-02 Table 2-1 Pin Definitions and Functions (cont'd) | Symbol | Pins | I/O | Pad<br>Driver<br>Class | Power<br>Supply | Functions | | | |--------------|------------|-----|------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--| | P3 | | I/O | | $V_{DDP}$ | purpose I/O poi | it bi-directional general-<br>rt which can be alternatively<br>11, SSC0/1 and CAN lines. | | | P3.0<br>P3.1 | 136<br>135 | | A2<br>A2 | | RXD0A<br>TXD0A | ASC0 receiver inp./outp. A ASC0 transmitter output A | | | | | | | | This pin is sampled at the rising edge of PORST. If this pin and the BYPASS input pin are both active, then oscillator bypass mode is entered. | | | | P3.2<br>P3.3 | 129<br>130 | | A2<br>A2 | | SCLK0<br>MRST0 | SSC0 clock input/output<br>SSC0 master receive input/<br>slave transmit output | | | P3.4 | 132 | | A2 | | MTSR0 | SSC0 master transmit output/slave receive input | | | P3.5 | 126 | | A2 | | SLSO00<br>SLSO10 | SSC0 slave select output 0 SSC1 slave select output 0 <sup>2)</sup> | | | P3.6 | 127 | | A2 | | SLSO01<br>SLSO11 | SSC0 slave select output 1 SSC1 slave select output 1 <sup>2)</sup> | | | P3.7 | 131 | | A2 | | SLSO02<br>SLSO12 | SSC0 slave select output 2 SSC1 slave select output 2 SSC1 slave select output 2 | | | P3.8 | 128 | | A2 | | SLSO06<br>TXD1A | SSC0 slave select output 6 ASC1 transmitter output A | | | P3.9 | 138 | | A2 | | RXD1A | ASC1 receiver inp./outp. A | | | P3.10 | 137 | | A1 | | REQ0 | External trigger input 0 | | | P3.11 | 144 | | A1 | | REQ1 | External trigger input 1 | | | P3.12 | 143 | | A2 | | RXDCAN0 <sup>1)</sup><br>RXD0B | CAN node 0 receiver input ASC0 receiver inp./outp. B | | | P3.13 | 142 | | A2 | | TXDCAN0 <sup>1)</sup><br>TXD0B | CAN node 0 transm. output<br>ASC0 transmitter output B | | | P3.14 | 134 | | A2 | | RXDCAN1 <sup>1)</sup><br>RXD1B | CAN node 1 receiver input<br>ASC1 receiver inp./outp. B | | | P3.15 | 133 | | A2 | | TXDCAN1 <sup>1)</sup> TXD1B | CAN node 1 transm. output<br>ASC1 transmitter output B | | ## **General Device Information** Table 2-1 Pin Definitions and Functions (cont'd) | Symbol | Pins | I/O | Pad<br>Driver<br>Class | Power<br>Supply | Functions | |------------------------------|----------------------|-----|------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P4 | | I/O | | $V_{DDP}$ | Port 4 / Hardware Configuration Inputs | | P4.[3:0] | | | | | HWCFG[3:0] Boot mode and boot location inputs; inputs are latched with the rising edge of HDRST. | | | | | | | During normal operation, Port 4 pins may be used as alternate functions for GPTA or system clock output. | | P4.0<br>P4.1<br>P4.2<br>P4.3 | 86<br>87<br>88<br>90 | | A1<br>A1<br>A2<br>A2 | | IN28 / OUT28 / IN52 / OUT52 line of GPTA<br>IN29 / OUT29 / IN53 / OUT53 line of GPTA<br>IN30 / OUT30 / IN54 / OUT54 line of GPTA<br>IN31 / OUT31 / IN55 / OUT55 line of GPTA<br>SYSCLK System Clock Output | Data Sheet 15 V0.2, 2006-02 Table 2-1 Pin Definitions and Functions (cont'd) | Symbol | Pins | I/O | Pad<br>Driver<br>Class | Power<br>Supply | Functions | | |--------|------|-----|------------------------|-----------------|------------------|-------------------------------------------------| | P5 | | I/O | A2 | $V_{DDP}$ | Port 5 | | | | | | | | Port 5 is a 16-b | it bi-directional general- | | | | | | | | t. In emulation, it is used as a | | | | | | | • | CDS Level 2 debug lines. In | | | | | | | - | on, it is used for GPTA I/O or | | | | | | | the MLI0/1 inter | face. | | P5.0 | 1 | | | | OCDSDBG0 | OCDS L2 Debug Line 0 (Pipeline Status Sig. PS0) | | | | | | | IN40 / OUT40 | line of GPTA | | P5.1 | 2 | | | | OCDSDBG1 | OCDS L2 Debug Line 1 | | | | | | | | (Pipeline Status Sig. PS1) | | | | | | | IN41 / OUT41 | line of GPTA | | P5.2 | 3 | | | | OCDSDBG2 | OCDS L2 Debug Line 2 | | | | | | | | (Pipeline Status Sig. PS2) | | | | | | | IN42 / OUT42 | line of GPTA | | P5.3 | 4 | | | | OCDSDBG3 | OCDS L2 Debug Line 3 | | | | | | | | (Pipeline Status Sig. PS3) | | | _ | | | | IN43 / OUT43 | line of GPTA | | P5.4 | 5 | | | | OCDSDBG4 | OCDS L2 Debug Line 4 | | | | | | | INIAA / OLITAA | (Pipeline Status Sig. PS4) | | DE E | 6 | | | | IN44 / OUT44 | line of GPTA | | P5.5 | 6 | | | | OCDSDBG5 | OCDS L2 Debug Line 5 | | | | | | | | (Break Qualification Line BRK0) | | | | | | | IN45 / OUT45 | line of GPTA | | P5.6 | 7 | | | | OCDSDBG6 | OCDS L2 Debug Line 6 | | . 0.0 | • | | | | | (Break Qualification Line | | | | | | | | BRK1) | | | | | | | IN46 / OUT46 | line of GPTA | | P5.7 | 8 | | | | OCDSDBG7 | OCDS L2 Debug Line 7 | | | | | | | | (Break Qualification Line | | | | | | | | BRK2) | | | | | | | IN47 / OUT47 | line of GPTA | Table 2-1 Pin Definitions and Functions (cont'd) | Symbol | Pins | I/O | Pad<br>Driver<br>Class | Power<br>Supply | Functions | | |--------|------|-----|------------------------|-----------------|-----------|---------------------------------------------------| | P5.8 | 13 | | | | OCDSDBG8 | OCDS L2 Debug Line 8<br>(Indirect PC Addr. PC0) | | | | | | | TDATA1 | MLI1 transmit channel data output | | | | | | | RDATA0B | MLI0 receive channel data input B | | P5.9 | 14 | | | | OCDSDBG9 | OCDS L2 Debug Line 9<br>(Indirect PC Addr. PC1) | | | | | | | TVALID1 | MLI1 transmit channel valid output | | | | | | | RVALID0B | MLI0 receive channel valid input B | | P5.10 | 15 | | | | OCDSDBG10 | OCDS L2 Debug Line 10<br>(Indirect PC Addr. PC2) | | | | | | | TREADY1 | MLI1 transmit channel ready input | | | | | | | RREADY0B | MLI0 receive channel ready output B | | P5.11 | 16 | | | | OCDSDBG11 | OCDS L2 Debug Line 11<br>(Indirect PC Addr. PC3) | | | | | | | TCLK1 | MLI1 transmit channel clock output | | | | | | | RCLK0B | MLI0 receive channel clock input B | | P5.12 | 17 | | | | OCDSDBG12 | OCDS L2 Debug Line 12<br>(Indirect PC Addr. PC04) | | | | | | | RDATA1 | MLI1 receive channel data input | | | | | | | TDATA0B | MLI0 transmit channel data output B | | P5.13 | 18 | | | | OCDSDBG13 | OCDS L2 Debug Line 13<br>(Indirect PC Addr. PC05) | | | | | | | RVALID1 | MLI1 receive channel valid input | | | | | | | TVALID0B | MLI0 transmit channel valid output B | Table 2-1 Pin Definitions and Functions (cont'd) | Pins | I/O | Pad<br>Driver<br>Class | Power<br>Supply | Functions | | |-------|-------------------------|--------------------------------------------|-------------------|---------------------------------------------|----------------------------------------------------| | 19 | | | | OCDSDBG14 | OCDS L2 Debug Line 14<br>(Indirect PC Address PC6) | | | | | | RREADY1 | MLI1 receive channel ready output | | | | | | TREADY0B | MLI0 transmit channel ready input B | | 20 | | | | OCDSDBG15 | OCDS L2 Debug Line 15<br>(Indirect PC Address PC7) | | | | | | RCLK1 | MLI1 receive channel clock input | | | | | | TCLK0B | MLI0 transmit channel clock output B | | tputs | | | | | | | | | С | $V_{DDP}$ | | ock and Data Outputs <sup>4)</sup> | | 157 | 0 | | | | tial Driver Clock Output | | 156 | 0 | | | | tial Driver Clock Output | | | | | | Negative | , , , , , , , , , , , , , , , , , , , | | 159 | Ο | | | MSC0 Differential Driver Serial Data Output | | | 158 | 0 | | | MSC0 Different | tial Driver Serial Data Output | | | 19 20 tputs 157 156 159 | 19 20 21 20 21 21 21 21 21 | 19 Driver Class | Driver Class Supply | Driver Class Supply | Table 2-1 Pin Definitions and Functions (cont'd) | Symbol | Pins | I/O | Pad<br>Driver | Power<br>Supply | Functions | | | |--------------|---------------|-----|---------------|-----------------|----------------------------------------------|--|--| | | | | Class | | | | | | Analog In | Analog Inputs | | | | | | | | AN[35:0] | | I | D | _ | Analog Input Port | | | | | | | | | The Analog Input Port provides altogether 36 | | | | | | | | | analog input lines to ADC0 and FADC. | | | | | | | | | AN[31:0]: ADC0 analog inputs [31:0] | | | | | | | | | AN[35:32]: FADC analog differential inputs | | | | AN0 | 67 | | | | Analog input 0 | | | | AN1 | 66 | | | | Analog input 1 | | | | AN2 | 65 | | | | Analog input 2 | | | | AN3 | 64 | | | | Analog input 3 | | | | AN4 | 63 | | | | Analog input 4 | | | | AN5 | 62 | | | | Analog input 5 | | | | AN6 | 61 | | | | Analog input 6 | | | | AN7 | 36 | | | | Analog input 7 | | | | AN8 | 60 | | | | Analog input 8 | | | | AN9 | 59 | | | | Analog input 9 | | | | AN10 | 58 | | | | Analog input 10 | | | | AN11 | 57 | | | | Analog input 11 | | | | AN12 | 56 | | | | Analog input 12 | | | | AN13 | 55 | | | | Analog input 13 | | | | AN14 | 50 | | | | Analog input 14 | | | | AN15 | 49 | | | | Analog input 16 | | | | AN16<br>AN17 | 48 | | | | Analog input 16 | | | | | 47<br>46 | | | | Analog input 19 | | | | AN18 | 45 | | | | Analog input 18 | | | | AN19<br>AN20 | 45 | | | | Analog input 19 | | | | AN21 | 43 | | | | Analog input 20 | | | | AN21<br>AN22 | 43 | | | | Analog input 21 Analog input 22 | | | | AN23 | 41 | | | | Analog input 22 Analog input 23 | | | | AN24 | 40 | | | | Analog input 24 | | | | AN25 | 39 | | | | Analog input 25 | | | | AN26 | 38 | | | | Analog input 26 | | | | AN27 | 37 | | | | Analog input 27 | | | | AN28 | 35 | | | | Analog input 28 | | | | AN29 | 34 | | | | Analog input 29 | | | | AN30 | 33 | | | | Analog input 30 | | | | A1100 | 55 | | | | Alialog lilput ou | | | Table 2-1 Pin Definitions and Functions (cont'd) | Symbol | Pins | I/O | Pad<br>Driver<br>Class | Power<br>Supply | Functions | |----------------|------------|--------|------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AN31 | 32 | 1 | D | _ | Analog input 31 | | AN32 | 31 | | | | Analog input 32 | | AN33 | 30 | | | | Analog input 33 | | AN34 | 29 | | | | Analog input 34 | | AN35 | 28 | | | | Analog input 35 | | System I/ | 0 | | | | | | TRST | 114 | I | A2 <sup>3)</sup> | $V_{DDP}$ | JTAG Module Reset/Enable Input | | TCK | 115 | I | A2 <sup>3)</sup> | $V_{DDP}$ | JTAG Module Clock Input | | TDI | 111 | I | A1 <sup>3)</sup> | $V_{DDP}$ | JTAG Module Serial Data Input | | TDO | 113 | 0 | A2 | $V_{DDP}$ | JTAG Module Serial Data Output | | TMS | 112 | I | A2 <sup>3)</sup> | $V_{DDP}$ | JTAG Module State Machine Control Input | | BRKIN | 117 | I/O | A3 | $V_{DDP}$ | OCDS Break Input (Alternate Output) <sup>4)5)</sup> | | BRK<br>OUT | 116 | I/O | A3 | $V_{DDP}$ | OCDS Break Output (Alternate Input) <sup>4)5)</sup> | | TRCLK | 9 | Ο | A4 | $V_{DDP}$ | Trace Clock for OCDS_L2 Lines <sup>4)</sup> | | NMI | 120 | I | A2 <sup>6)7)</sup> | $V_{DDP}$ | Non-Maskable Interrupt Input | | HDRST | 122 | I/O | A2 <sup>8)</sup> | $V_{DDP}$ | Hardware Reset Input / Reset Indication Output | | PORST 9) | 121 | I | A2 <sup>6)7)</sup> | $V_{DDP}$ | Power-on Reset Input | | BYPASS | 119 | I | A1 <sup>3)</sup> | $V_{DDP}$ | PLL Clock Bypass Select Input This input has to be held stable during power- on resets. With BYPASS = 1, the spike filters in the HDRST, PORST and NMI inputs are switched off. | | TEST<br>MODE | 118 | I | A2 <sup>6)10)</sup> | $V_{DDP}$ | Test Mode Select Input For normal operation of the TC1165/TC1166, this pin should be connected to high level. | | XTAL1<br>XTAL2 | 102<br>103 | I<br>О | n.a. | $V_{DDOSC}$ | Oscillator/PLL/Clock Generator Input/Output Pins | Table 2-1 Pin Definitions and Functions (cont'd) | Symbol | Pins | I/O | Pad<br>Driver<br>Class | Power<br>Supply | Functions | | |---------------------------------|-------------------------------------------------|-----|------------------------|-----------------|--------------------------------------------------------------------------------------------------|--| | N.C. | 21,<br>89 | _ | _ | _ | Not Connected These pins are reserved for future extension and must not be connected externally. | | | Power St | upplies | } | | | | | | $\overline{V_{DDM}}$ | 54 | _ | _ | _ | ADC Analog Part Power Supply (3.3 V) | | | $\overline{V_{SSM}}$ | 53 | _ | _ | _ | ADC Analog Part Ground for $V_{ exttt{DDM}}$ | | | $\overline{V_{DDMF}}$ | 24 | _ | _ | _ | FADC Analog Part Power Supply (3.3 V) | | | $\overline{V_{SSMF}}$ | 25 | - | _ | _ | FADC Analog Part Ground for $V_{DDMF}$ | | | $V_{DDAF}$ | 23 | _ | _ | _ | FADC Analog Part Logic Power Supply (1.5 V) | | | $\overline{V_{SSAF}}$ | 22 | _ | _ | _ | FADC Analog Part Logic Ground for $V_{ exttt{DDAF}}$ | | | $\overline{V_{AREF0}}$ | 52 | _ | _ | _ | ADC Reference Voltage | | | $V_{\sf AGND0}$ | 51 | _ | _ | _ | ADC Reference Ground | | | $\overline{V_{FAREF}}$ | 26 | _ | _ | _ | FADC Reference Voltage | | | $V_{\sf FAGND}$ | 27 | _ | _ | _ | FADC Reference Ground | | | $V_{ extsf{DDOSC}}$ | 105 | _ | _ | _ | Main Oscillator and PLL Power Supply (1.5 V) | | | $\overline{V_{ extsf{DDOSC3}}}$ | 106 | _ | _ | _ | Main Oscillator Power Supply (3.3 V) | | | $\overline{V_{ssosc}}$ | 104 | - | _ | _ | Main Oscillator and PLL Ground | | | $\overline{V_{ extsf{DDFL3}}}$ | 141 | _ | _ | _ | Power Supply for Flash (3.3 V) | | | $\overline{V_{ exttt{DD}}}$ | 10,<br>68,<br>84,<br>99,<br>123,<br>153,<br>170 | - | - | - | Core Power Supply (1.5 V) | | #### **General Device Information** **Table 2-1 Pin Definitions and Functions** (cont'd) | Symbol | Pins | I/O | Pad<br>Driver<br>Class | Power<br>Supply | Functions | |-------------------|-----------------------------------------------------------------|-----|------------------------|-----------------|---------------------------| | $V_{DDP}$ | 11,<br>69,<br>83,<br>100,<br>124,<br>154,<br>171,<br>139 | _ | _ | _ | Port Power Supply (3.3 V) | | $V_{\mathtt{SS}}$ | 12,<br>70,<br>85,<br>101,<br>125,<br>155,<br>172,<br>140,<br>82 | _ | | _ | Ground | - 1) Not applicable to TC1165 - 2) The logical AND function of the two slave select outputs is available as a third alternate output function. - 3) These pads are I/O pads with input only function. Its input characteristics are identical with the input characteristics as defined for class A pads. - 4) In case of a power-fail condition (one or more power supply voltages drop below the specified voltage range), an undefined output driving level may occur at these pins. - 5) Programmed by software as either break input or break output. - 6) These pads are input only pads with input characteristics. - 7) Input only pads with input spike filter. - 8) Open drain pad with input spike filter. - 9) The dual input reset system of TC1165/TC1166 assumes that the PORST reset pin is used for power on reset only. - 10) Input only pads without input spike filter. Data Sheet 22 V0.2, 2006-02 Table 2-2 List of Pull-up/Pull-down Reset Behavior of the Pins | Pins | PORST = 0 | PORST = 1 | | |--------------------------|----------------|----------------|--| | All GPIOs, TDI, TMS, TDO | Pull-up | | | | HDRST | Drive-low | Pull-up | | | BYPASS | Pull-up | High-impedance | | | TRST, TCK | High-impedance | Pull-down | | | TRCLK | High-impedance | • | | | BRKIN, BRKOUT, TESTMODE | Pull-up | | | | NMI, PORST | Pull-down | | | #### **Functional Description** ## 3 Functional Description Chapter 3 provides an overview of the TC1165/TC1166 functional description. ## 3.1 System Architecture and On-Chip Bus Systems The TC1165/TC1166 has two independent on-chip buses (see also TC1165/TC1166 block diagram on Page 2-6): - Local Memory Bus (LMB) - System Peripheral Bus (SPB) The LMB Bus connects the CPU local resources for data and instruction fetch. The Local Memory Bus interconnects the memory units and functional units, such as CPU and PMU. The main target of the LMB bus is to support devices with fast response times, optimized for speed. This allows the DMI and PMI fast access to local memory and reduces load on the FPI bus. The Tricore system itself is located on LMB bus. The Local Memory Bus is a synchronous, pipelined, split bus with variable block size transfer support. It supports 8-, 16-, 32- and 64-bit single transactions and variable length 64-bit block transfers. The SPB Bus is mainly governed by the PCP and is accessible to the CPU via the LMB Bus bridge. The System Peripheral Bus (SPB Bus) in TC1165/TC1166 is an on-chip FPI Bus. The FPI Bus interconnects the functional units of the TC1165/TC1166, such as the DMA and on-chip peripheral components. The FPI Bus is designed to be quick to be acquired by on-chip functional units, and quick to transfer data. The low setup overhead of the FPI Bus access protocol guarantees fast FPI Bus acquisition, which is required for time-critical applications. The FPI Bus is designed to sustain high transfer rates. For example, a peak transfer rate of up to 320 Mbyte/s can be achieved with a 80 MHz bus clock and 32-bit data bus. Multiple data transfers per bus arbitration cycle allow the FPI Bus to operate at close to its peak bandwidth. Both the LMB Bus and the SPB Bus runs at full CPU speed. The maximum CPU speed is 80 MHz. Additionally, two simplified bus interfaces are connected to and controlled by the DMA Controller: - DMA Bus - SMIF Interface Data Sheet 24 V0.2, 2006-02 #### **Functional Description** ## 3.2 On-Chip Memories As shown in the TC1165/TC1166 block diagram on Page 2-6, some of the TC1165/TC1166 units provide on-chip memories that are used as program or data memory. - Program memory in PMU - 16 Kbyte Boot ROM (BROM) - 1504 Kbyte Program Flash (PFlash) - Program memory in PMI - 16 Kbyte Scratch-Pad RAM (SPRAM) - 8 Kbyte Instruction Cache (ICACHE) - · Data memory in PMU - 32 Kbyte Data Flash (DFlash) - 8 Kbyte Overlay RAM (OVRAM) - Data memory in DMI - 56 Kbyte Local Data RAM (LDRAM) - Memory of PCP2 - 12 Kbyte Code Memory (CMEM) with parity error protection - 8 Kbyte Parameter RAM (PRAM) with parity error protection - On-chip SRAM with parity error protection #### **Features of Program Flash** - 1504 Kbyte on-chip program Flash memory - Usable for instruction code or constant data storage - 256-byte program interface - 256 bytes are programmed into PFLASH page in one step/command - 256-bit read interface - Transfer from PFLASH to CPU/PMI by four 64-bit single cycle burst transfers - Dynamic correction of single-bit errors during read access - Detection of double-bit errors - Fixed sector architecture - Eight 16 Kbyte, one 128 Kbyte, one 256 Kbyte, one 512 Kbyte and one 480 Kbyte sectors - Each sector separately erasable - Each sector separately write-protectable - Configurable read protection for complete PFLASH with sophisticated read access supervision, combined with write protection for complete PFLASH (protection against "Trojan horse" software) - Configurable write protection for each sector - Each sector separately write-protectable - With capability to be re-programmed - With capability to be locked forever (OTP) - Password mechanism for temporary disabling of write and read protection #### **Functional Description** - On-chip generation of programming voltage - JEDEC-standard based command sequences for PFLASH control - Write state machine controls programming and erase operations - Status and error reporting by status flags and interrupt - Margin check for detection of problematic PFLASH bits #### **Features of Data Flash** - 32 Kbyte on-chip data Flash memory, organized in two 16 Kbyte banks - Usable for data storage with EEPROM functionality - 128 Byte of program interface - 128 bytes are programmed into one DFLASH page by one step/command - 64-bit read interface (no burst transfers) - Dynamic correction of single-bit errors during read access - Detection of double-bit errors - Fixed sector architecture - Two 16 Kbyte banks/sectors - Each sector separately erasable - Configurable read protection (combined with write protection) for complete DFLASH together with PFLASH read protection - Password mechanism for temporary disabling of write and read protection - Erasing/programming of one bank possible while reading data from the other bank - Programming of one bank while erasing the other bank possible - On-chip generation of programming voltage - JEDEC-standard based command sequences for DFLASH control - Write state machine controls programming and erase operations - Status and error reporting by status flags and interrupt - Margin check for detection of problematic DFLASH bits ## **Functional Description** ## 3.3 Memory Maps This chapter gives an overview of the TC1165/TC1166 memory map and describes the address locations and access possibilities for the units, memories, and reserved areas as "seen" from different on-chip buses' (SPB and LMB) point of view. ## 3.3.1 Architectural Address Map **Table 3-1** shows the overall architectural address map as defined for the TriCore and as implemented in TC1165/TC1166. Table 3-1 TC1165/TC1166 Architectural Address Map | Seg-<br>ment | Contents | Size | Description | | |--------------|----------------------------|-----------|---------------------------------------------------------------------|--| | 0-7 | Global 8 x 256<br>Mbyte | | Reserved (MMU space); cached | | | 8 | Global<br>Memory | 256 Mbyte | Reserved (246 Mbyte); PMU, Boot ROM; cached | | | 9 | Global<br>Memory | 256 Mbyte | FPI space; cached | | | 10 | Global<br>Memory | 256 Mbyte | Reserved (246 Mbyte), PMU, Boot ROM; non-cached | | | 11 | Global<br>Memory | 256 Mbyte | FPI space; non-cached | | | 12 | Local LMB 256 Mbyte Memory | | Reserved; bottom 4 Mbyte visible from FPI bus in segment 14; cached | | | 13 | DMI 64 Mbyte | | Local Data Memory RAM; non-cached | | | | PMI | 64 Mbyte | Local Code Memory RAM; non-cached | | | | EXT_PER | 96 Mbyte | Reserved; non-cached | | | | EXT_EMU | 16 Mbyte | Reserved; non-cached | | | | BOOTROM 16 Mbyte | | Boot ROM space, Boot ROM mirror; non-cached | | Data Sheet 27 V0.2, 2006-02 ## **Functional Description** Table 3-1 TC1165/TC1166 Architectural Address Map (cont'd) | Seg-<br>ment | Contents | Size | Description | | |--------------|-----------------------------|-----------------|----------------------------------------------------------------------------------------------------|--| | 14 | EXTPER 128 Mbyte | | Reserved; non-speculative; non-cached; no execution | | | | CPU[015] image region | 16 x 8<br>Mbyte | Non-speculative; non-cached; no execution | | | 15 | LMB_PER<br>CSFRs<br>INT_PER | 256<br>Mbyte | CSFRs of CPUs[015];<br>LMB & FPI Peripheral Space;<br>non-speculative; non-cached;<br>no execution | | Data Sheet 28 V0.2, 2006-02 #### **Functional Description** ## 3.3.2 How to Read the Address Maps The bus-specific address maps describe how the different bus master devices react on accesses to on-chip memories and modules, and which address ranges are valid or invalid for the corresponding buses. The FPI Bus address map shows the system addresses from the point of view of the SPB master agents. SPB master agents are PCP2 and OCDS, and DMA. The LMB address map shows the system addresses from the point of view of the LMB master agents. LMB master agents are PMI and DMI. Table 3-2 defines the acronyms and other terms that are used in the address maps (Table 3-3 to Table 3-5). Table 3-2 Definition of Acronyms and Terms | Term | Description | | | | |--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | BE | Means "Bus error" generation. | | | | | BET | Means "Bus error & trap" generation. | | | | | SPBBE | A bus access is terminated with a bus error on the SPB. | | | | | SPBBET | A bus access is terminated with a bus error on the SPB and a DSE trap (read access) or DAE trap (write access). | | | | | LMBBE | A bus access is terminated with a bus error on the LMB. | | | | | LMBBET | A bus access is terminated with a bus error on the LMB and a DSE trap (read access) or DAE trap (write access). | | | | | access | A bus access is allowed and is executed. | | | | | ignore | A bus access is ignored and is not executed. No bus error is generated. | | | | | trap | A DSE trap (read access) or DAE trap (write access) is generated. | | | | | 32 | Only 32-bit word bus accesses are permitted to that register/address range. | | | | | nE | A bus access generates no bus error, although the bus access points to an undefined address or address range. This is valid e.g. for CPU accesses (MTCR/MFCR) to undefined addresses in the CSFR range. | | | | Data Sheet 29 V0.2, 2006-02 #### **Functional Description** #### 3.3.3 Contents of the Segments This section summarizes the contents of the segments. #### Segments 0-7 These segments are reserved segments in the TC1165/TC1166. #### Segment 8 From the SPB point of view (PCP, DMA and Cerberus), this memory segment allows accesses to all PMU memories (PFLASH, DFLASH, BROM, and TROM). From the CPU point of view (PMI and DMI), this memory segment allows cached accesses to all PMU memories (PFLASH, DFLASH, BROM, and TROM). #### Segment 9 This memory segment is reserved in the TC1165/TC1166. #### Segment 10 From the SPB point of view (PCP, DMA and Cerberus), this memory segment allows accesses to all PMU memories (PFLASH, DFLASH, BROM, and TROM). From the CPU point of view (PMI and DMI), this memory segment allows non-cached accesses to all PMU memories (PFLASH, DFLASH, BROM, and TROM). #### Segment 11 This memory segment is reserved in the TC1165/TC1166. #### Segment 12 From the SPB point of view (PCP, DMA, and Cerberus), this memory segment is reserved in the TC1165/TC1166. From the CPU point of view (PMI and DMI), this memory segment allows cached accesses to the PMU memory, OVRAM. #### Segment 13 From the SPB point of view (PCP, DMA and Cerberus), this memory segment is reserved in the TC1165/TC1166. From the CPU point of view (PMI and DMI), this memory segment allows non-cached accesses to the PMI scratch-pad RAM, read access to the boot ROM and test ROM (BROM and TROM) and the DMI memories (LDRAM). Data Sheet 30 V0.2, 2006-02 #### **Functional Description** #### Segment 14 From the SPB point of view (PCP, DMA and Cerberus), this memory segment allows accesses to the PMU Overlay memory (OVRAM), the DMI Local Data RAM (LDRAM), and the PMI scratch-pad RAM (SPRAM). From the CPU point of view (PMI and DMI), this memory segment is reserved in the TC1165/TC1166. #### Segment 15 From the SPB point of view (PCP, DMA and Cerberus), this memory segment allows accesses to all SFRs and CSFRs, the PCP memories, and the MLI transfer windows. From the CPU point of view (PMI and DMI), this memory segment allows accesses to all SFRs and CSFRs, the PCP memories, and the MLI transfer windows. Data Sheet 31 V0.2, 2006-02 ## **Functional Description** ## 3.3.4 Address Map of the FPI Bus System Table 3-3 and Table 3-4 shows the address maps of the FPI Bus System. # 3.3.4.1 Segments 0 to 14 **Table 3-3** shows the address maps of segments 0 to 14 as it is seen from the SPB bus masters PCP, DMA and OCDS. Table 3-3 SPB Address Map of Segment 0 to 14 | Seg- | Address | Size | Description | Access | <b>Туре</b> | |------|----------------------------------------------------|------------------|----------------------------------|---------------|----------------------| | ment | Range | | | Read | Write | | 0-7 | 0000 0000 <sub>H</sub> -<br>0000 0007 <sub>H</sub> | 8 byte | Reserved (virtual address space) | MPN trap | MPN trap | | | 0000 0008 <sub>H</sub> -<br>7FFF FFFF <sub>H</sub> | 8 × 256<br>Mbyte | | SPBBE | SPBBE | | 8 | 8000 0000 <sub>H</sub> -<br>8017 7FFF <sub>H</sub> | 1.5 Mbyte | Program Flash (PFLASH) | access | access <sup>1)</sup> | | | 8017 8000 <sub>H</sub> -<br>807F FFFF <sub>H</sub> | 6.5 Mbyte | Reserved | LMBBE & SPBBE | LMBBE | | | 8080 0000 <sub>H</sub> -<br>8FDF FFFF <sub>H</sub> | 246<br>Mbyte | Reserved | LMBBE & SPBBE | LMBBE | | | 8FE0 0000 <sub>H</sub> -<br>8FE0 3FFF <sub>H</sub> | 16 Kbyte | Data Flash (DFLASH)<br>Bank 0 | access | access <sup>1)</sup> | | | 8FE0 4000 <sub>H</sub> -<br>8FE0 FFFF <sub>H</sub> | 48 Kbyte | Reserved | LMBBE & SPBBE | LMBBE | | | 8FE1 0000 <sub>H</sub> -<br>8FE1 3FFF <sub>H</sub> | 16 Kbyte | Data Flash (DFLASH)<br>Bank 1 | access | access <sup>1)</sup> | | | 8FE1 4000 <sub>H</sub> -<br>8FF1 FFFF <sub>H</sub> | 1 Mbyte | Reserved | LMBBE & SPBBE | LMBBE | | | 8FF2 0000 <sub>H</sub> -<br>8FF5 FFFF <sub>H</sub> | 256<br>Kbyte | Reserved | | | | | 8FF6 0000 <sub>H</sub> -<br>8FFF BFFF <sub>H</sub> | 624<br>Kbyte | Reserved | | | | | 8FFF C000 <sub>H</sub> -<br>8FFF FFFF <sub>H</sub> | 16 Kbyte | Boot ROM (BROM) | access | | | 9 | 9000 0000 <sub>H</sub> -<br>9FFF FFFF <sub>H</sub> | 256<br>Mbyte | Reserved | SPBBE | SPBBE | Data Sheet 32 V0.2, 2006-02 Table 3-3 SPB Address Map of Segment 0 to 14 (cont'd) | Seg- | Address | Size | Description | Access Type | | | |------|----------------------------------------------------|----------------|-------------------------------|---------------|----------------------|--| | ment | Range | | | Read | Write | | | 10 | A000 0000 <sub>H</sub> -<br>A017 FFFF <sub>H</sub> | 1.5 Mbyte | Program Flash (PFLASH) | access | access <sup>1)</sup> | | | | A017 8000 <sub>H</sub> -<br>A07F FFFF <sub>H</sub> | 6.5 Mbyte | Reserved | LMBBE & SPBBE | LMBBE | | | | A080 0000 <sub>H</sub> -<br>AFDF FFFF <sub>H</sub> | 246<br>Mbyte | Reserved | LMBBE & SPBBE | LMBBE | | | | AFE0 0000 <sub>H</sub> -<br>AFE0 3FFF <sub>H</sub> | 16 Kbyte | Data Flash (DFLASH)<br>Bank 0 | access | access <sup>1)</sup> | | | | AFE0 4000 <sub>H</sub> -<br>AFE0 FFFF <sub>H</sub> | 48 Kbyte | Reserved | LMBBE & SPBBE | LMBBE | | | | AFE1 0000 <sub>H</sub> -<br>AFE1 3FFF <sub>H</sub> | 16 Kbyte | Data Flash (DFLASH)<br>Bank 1 | access | access <sup>1)</sup> | | | | AFE1 4000 <sub>H</sub> -<br>AFF1 FFFF <sub>H</sub> | 1 Mbyte | Reserved | LMBBE & SPBBE | ignore | | | | AFF2 0000 <sub>H</sub> -<br>AFF5 FFFF <sub>H</sub> | 256<br>Kbyte | Reserved | | | | | | AFF6 0000 <sub>H</sub> -<br>AFFF BFFF <sub>H</sub> | 624<br>Kbyte | Reserved | | | | | | AFFF C000 <sub>H</sub> -<br>AFFF FFFF <sub>H</sub> | 16 Kbyte | Boot ROM (BROM) | access | | | | 11 | B000 0000 <sub>H</sub> -<br>BFFF FFFF <sub>H</sub> | 256<br>Mbyte | Reserved | SPBBE | SPBBE | | | 12 | C000 0000 <sub>H</sub> -<br>C000 1FFF <sub>H</sub> | 8 Kbyte | Overlay memory<br>(OVRAM) | SPBBE | SPBBE | | | | C000 2000 <sub>H</sub> -<br>CFFF FFFF <sub>H</sub> | ≈ 256<br>Mbyte | Reserved | SPBBE | SPBBE | | Table 3-3 SPB Address Map of Segment 0 to 14 (cont'd) | Seg- | Address | Size | Description | Acce | ss Type | |------|----------------------------------------------------|----------------|-------------------------------|--------|---------| | ment | Range | | | Read | Write | | 13 | D000 0000 <sub>H</sub> -<br>D000 DFFF <sub>H</sub> | 56 Kbyte | DMI Local Data RAM<br>(LDRAM) | SPBBE | SPBBE | | | D000 E000 <sub>H</sub> -<br>D3FF FFFF <sub>H</sub> | 64 Mbyte | Reserved | SPBBE | SPBBE | | | D400 0000 <sub>H</sub> -<br>D400 3FFF <sub>H</sub> | 16 Kbyte | PMI Scratch-Pad RAM (SPRAM) | SPBBE | SPBBE | | | D400 4000 <sub>H</sub> -<br>D7FF FFFF <sub>H</sub> | 64 Mbyte | Reserved | SPBBE | SPBBE | | | D800 0000 <sub>H</sub> -<br>DEFF FFFF <sub>H</sub> | 112<br>Mbyte | Reserved | SPBBE | SPBBE | | | DF00 0000 <sub>H</sub> -<br>DFFF FFEF <sub>H</sub> | ≈ 16<br>Mbyte | Reserved (for Boot Rom) | SPBBE | SPBBE | | | DFFF FFF0 <sub>H</sub> -<br>DFFF FFFF <sub>H</sub> | 16 byte | microROM | SPBBE | SPBBE | | 14 | E000 0000 <sub>H</sub> -<br>E7FF FFFF <sub>H</sub> | 128 MB | Reserved | LMBBE | LMBBE | | | E800 0000 <sub>H</sub> -<br>E800 1FFF <sub>H</sub> | 8 Kbyte | Overlay memory (OVRAM) | access | access | | | E800 2000 <sub>H</sub> -<br>E83F FFFF <sub>H</sub> | ≈ 4<br>Mbyte | Reserved | LMBBE | LMBBE | | | E840 0000 <sub>H</sub> -<br>E840 DFFF <sub>H</sub> | 56 Kbyte | DMI Local Data RAM<br>(LDRAM) | access | access | | | E840 E000 <sub>H</sub> -<br>E84F FFFF <sub>H</sub> | ≈ 1 Mbyte | Reserved | LMBBE | LMBBE | | | E850 0000 <sub>H</sub> -<br>E850 3FFF <sub>H</sub> | 16 Kbyte | PMI Scratch-Pad RAM (SPRAM) | access | access | | | E850 4000 <sub>H</sub> -<br>E85F FFFF <sub>H</sub> | ≈ 1 Mbyte | Reserved | LMBBE | LMBBE | | | E860 C000 <sub>H</sub> -<br>EFFF FFFF <sub>H</sub> | ≈ 122<br>Mbyte | Reserved | LMBBE | LMBBE | | 15 | F000 0000 <sub>H</sub> -<br>FFFF FFFF <sub>H</sub> | 256<br>Mbyte | see Table 3-4 | | | <sup>1)</sup> Only applicable when writing Flash command sequences. # **Functional Description** # 3.3.4.2 Segment 15 **Table 3-4** shows the address map of segment 15 as seen from the SPB bus masters PCP, DMA and OCDS. Please note that access in **Table 3-4** means only that an access to an address within the defined address range is not automatically incorrect or ignored. If an access is really addressing a correct address, it can be found in the detailed tables in the TC116x User's Manual, Register Overview's chapter. Table 3-4 SPB Address Map of Segment 15 | Unit | Address | Size | Access Type | | |----------------------------------------------------|----------------------------------------------------|-------------|-------------|--------| | | Range | | Read | Write | | System Control Unit (SCU) and Watchdog Timer (WDT) | F000 0000 <sub>H</sub> -<br>F000 00FF <sub>H</sub> | 256<br>byte | access | access | | System Peripheral Bus Control Unit (SBCU) | F000 0100 <sub>H</sub> -<br>F000 01FF <sub>H</sub> | 256<br>byte | access | access | | System Timer (STM) | F000 0200 <sub>H</sub> -<br>F000 02FF <sub>H</sub> | 256<br>byte | access | access | | Reserved | F000 0300 <sub>H</sub> -<br>F000 03FF <sub>H</sub> | _ | SPBBE | SPBBE | | On-Chip Debug Support (Cerberus) | F000 0400 <sub>H</sub> -<br>F000 04FF <sub>H</sub> | 256<br>byte | access | access | | Reserved | F000 0500 <sub>H</sub> -<br>F000 07FF <sub>H</sub> | _ | SPBBE | SPBBE | | MicroSecond Bus Controller 0 (MSC0) | F000 0800 <sub>H</sub> -<br>F000 08FF <sub>H</sub> | 256<br>byte | access | access | | Reserved | F000 0900 <sub>H</sub> -<br>F000 09FF <sub>H</sub> | _ | SPBBE | SPBBE | | Async./Sync. Serial Interface 0 (ASC0) | F000 0A00 <sub>H</sub> -<br>F000 0AFF <sub>H</sub> | 256<br>byte | access | access | | Async./Sync. Serial Interface 1 (ASC1) | F000 0B00 <sub>H</sub> -<br>F000 0BFF <sub>H</sub> | 256<br>byte | access | access | | Port 0 | F000 0C00 <sub>H</sub> -<br>F000 0CFF <sub>H</sub> | 256<br>byte | access | access | | Port 1 | F000 0D00 <sub>H</sub> -<br>F000 0DFF <sub>H</sub> | 256<br>byte | access | access | | Port 2 | F000 0E00 <sub>H</sub> -<br>F000 0EFF <sub>H</sub> | 256<br>byte | access | access | **Table 3-4** SPB Address Map of Segment 15 (cont'd) | Unit | Address | Size | Access Type | | |---------------------------------------|----------------------------------------------------|-----------------|----------------------|----------------------| | | Range | | Read | Write | | Port 3 | F000 0F00 <sub>H</sub> -<br>F000 0FFF <sub>H</sub> | 256<br>byte | access | access | | Port 4 | F000 1000 <sub>H</sub> -<br>F000 10FF <sub>H</sub> | 256<br>byte | access | access | | Port 5 | F000 1100 <sub>H</sub> -<br>F000 11FF <sub>H</sub> | 256<br>byte | access | access | | Reserved | F000 1200 <sub>H</sub> -<br>F000 12FF <sub>H</sub> | _ | SPBBE | SPBBE | | Reserved | F000 1300 <sub>H</sub> -<br>F000 13FF <sub>H</sub> | _ | SPBBE | SPBBE | | Reserved | F000 1400 <sub>H</sub> -<br>F000 14FF <sub>H</sub> | _ | SPBBE | SPBBE | | Reserved | F000 1500 <sub>H</sub> -<br>F000 15FF <sub>H</sub> | _ | SPBBE | SPBBE | | Reserved | F000 1600 <sub>H</sub> -<br>F000 16FF <sub>H</sub> | _ | SPBBE | SPBBE | | Reserved | F000 1700 <sub>H</sub> -<br>F000 17FF <sub>H</sub> | _ | SPBBE | SPBBE | | General Purpose Timer Array 0 (GPTA0) | F000 1800 <sub>H</sub> -<br>F000 1FFF <sub>H</sub> | 8 × 256<br>byte | access | access | | Reserved | F000 2000 <sub>H</sub> -<br>F000 27FF <sub>H</sub> | _ | SPBBE | SPBBE | | Reserved | F000 2800 <sub>H</sub> -<br>F000 2FFF <sub>H</sub> | _ | SPBBE | SPBBE | | Reserved | F000 3000 <sub>H</sub> -<br>F000 3BFF <sub>H</sub> | _ | SPBBE | SPBBE | | Direct Memory Access Controller (DMA) | F000 3C00 <sub>H</sub> -<br>F000 3EFF <sub>H</sub> | 3 × 256<br>byte | access | access | | Reserved | F000 3F00 <sub>H</sub> -<br>F000 3FFF <sub>H</sub> | _ | SPBBE | SPBBE | | MultiCAN Controller (CAN) | F000 4000 <sub>H</sub> -<br>F000 5FFF <sub>H</sub> | 8 Kbyte | access <sup>1)</sup> | access <sup>1)</sup> | Table 3-4 SPB Address Map of Segment 15 (cont'd) | Unit | Address | Size | Access Type | | |-----------------------------------------|----------------------------------------------------|-----------------|-------------|--------| | | Range | | Read | Write | | Reserved | F000 6000 <sub>H</sub> -<br>F003 FFFF <sub>H</sub> | _ | SPBBE | SPBBE | | Reserved | F004 0000 <sub>H</sub> -<br>F004 3EFF <sub>H</sub> | _ | SPBBE | SPBBE | | PCP Registers | F004 3F00 <sub>H</sub> -<br>F004 3FFF <sub>H</sub> | 256<br>byte | access | access | | Reserved | F004 4000 <sub>H</sub> -<br>F004 FFFF <sub>H</sub> | _ | SPBBE | SPBBE | | PCP Data Memory (PRAM) | F005 0000 <sub>H</sub> -<br>F005 1FFF <sub>H</sub> | 8 Kbyte | nE, 32 | nE, 32 | | Reserved | F005 2000 <sub>H</sub> -<br>F005 FFFF <sub>H</sub> | _ | SPBBE | SPBBE | | PCP Code Memory (PCODE) | F006 0000 <sub>H</sub> -<br>F006 2FFF <sub>H</sub> | 12<br>Kbyte | nE, 32 | nE, 32 | | Reserved | F006 3000 <sub>H</sub> -<br>F007 FFFF <sub>H</sub> | _ | SPBBE | SPBBE | | Reserved | F008 0000 <sub>H</sub> -<br>F00F FFFF <sub>H</sub> | _ | SPBBE | SPBBE | | Reserved | F010 0000 <sub>H</sub> -<br>F010 00FF <sub>H</sub> | _ | SPBBE | SPBBE | | Synchronous Serial Interface 0 (SSC0) | F010 0100 <sub>H</sub> -<br>F010 01FF <sub>H</sub> | 256<br>byte | access | access | | Synchronous Serial Interface 1 (SSC1) | F010 0200 <sub>H</sub> -<br>F010 02FF <sub>H</sub> | 256<br>byte | access | access | | Fast Analog-to-Digital Converter (FADC) | F010 0300 <sub>H</sub> -<br>F010 03FF <sub>H</sub> | 256<br>byte | access | access | | Analog-to-Digital Converter 0 (ADC0) | F010 0400 <sub>H</sub> -<br>F010 05FF <sub>H</sub> | 2 × 256<br>byte | access | access | | Reserved | F010 0600 <sub>H</sub> -<br>F010 07FF <sub>H</sub> | _ | SPBBE | SPBBE | | Reserved | F010 0800 <sub>H</sub> -<br>F010 9FFF <sub>H</sub> | _ | SPBBE | SPBBE | **Table 3-4** SPB Address Map of Segment 15 (cont'd) | Unit | | Address | Size | Access Type | | |-----------------------------|----------------------------------------|----------------------------------------------------|-----------------|---------------|--------| | | | Range | | Read | Write | | Reserv | ed | F010 A000 <sub>H</sub> -<br>F010 BFFF <sub>H</sub> | _ | SPBBE | SPBBE | | Micro L | ink Interface 0 (MLI0) | F010 C000 <sub>H</sub> -<br>F010 C0FF <sub>H</sub> | 256<br>byte | access | access | | Micro L | ink Interface 1(MLI1) | F010 C100 <sub>H</sub> -<br>F010 C1FF <sub>H</sub> | 256<br>byte | access | access | | Memor | y Checker (MCHK) | F010 C200 <sub>H</sub> -<br>F010 C2FF <sub>H</sub> | 256<br>byte | access | access | | Reserv | ed | F010 C300 <sub>H</sub> -<br>F01D FFFF <sub>H</sub> | _ | SPBBE | SPBBE | | MLI0 S | mall Transfer Windows | F01E 0000 <sub>H</sub> -<br>F01E 7FFF <sub>H</sub> | 4 × 8<br>Kbyte | access | access | | MLI1 Small Transfer Windows | | F01E 8000 <sub>H</sub> -<br>F01E FFFF <sub>H</sub> | 4 × 8<br>Kbyte | access | access | | Reserv | ed | F01F 0000 <sub>H</sub> -<br>F01F FFFF <sub>H</sub> | _ | SPBBE | SPBBE | | MLI0 Large Transfer Windows | | F020 0000 <sub>H</sub> -<br>F023FFFF <sub>H</sub> | 4 × 64<br>Kbyte | access | access | | MLI1 L | arge Transfer Windows | F024 0000 <sub>H</sub> -<br>F027 FFFF <sub>H</sub> | 4 × 64<br>Kbyte | access | access | | Reserv | ed | F028 0000 <sub>H</sub> -<br>F7E0 FEFF <sub>H</sub> | _ | SPBBE | SPBBE | | CPU | CPU Slave Interface<br>Registers (CPS) | F7E0 FF00 <sub>H</sub> -<br>F7E0 FFFF <sub>H</sub> | 256<br>byte | access | access | | | CPU Core SFRs & GPRs | F7E1 0000 <sub>H</sub> -<br>F7E1 FFFF <sub>H</sub> | 64<br>Kbyte | access | access | | Reserved | | F7E2 0000 <sub>H</sub> -<br>F7FF FFFF <sub>H</sub> | _ | SPBBE | SPBBE | | Reserved | | F800 0000 <sub>H</sub> -<br>F800 03FF <sub>H</sub> | _ | SPBBE | SPBBE | | Reserv | ed | F800 0400 <sub>H</sub> -<br>F800 04FF <sub>H</sub> | _ | LMBBE & SPBBE | LMBBE | **Table 3-4** SPB Address Map of Segment 15 (cont'd) | Unit | | Address | Size | Access Type | | |--------------------------------------|---------------------|----------------------------------------------------|-------------|---------------|--------| | | | Range | | Read | Write | | Progra | m Memory Unit (PMU) | F800 0500 <sub>H</sub> -<br>F800 05FF <sub>H</sub> | 256<br>byte | access | access | | Reserv | /ed | F800 0600 <sub>H</sub> -<br>F800 0FFF <sub>H</sub> | _ | LMBBE & SPBBE | LMBBE | | Flash I | Register | F800 1000 <sub>H</sub> -<br>F800 23FF <sub>H</sub> | 5 Kbyte | access | access | | Reserv | /ed | F800 2400 <sub>H</sub> -<br>F801 00FF <sub>H</sub> | _ | LMBBE & SPBBE | LMBBE | | Reserv | /ed | F801 0100 <sub>H</sub> -<br>F801 01FF <sub>H</sub> | _ | LMBBE & SPBBE | LMBBE | | Reserved | | F801 0200 <sub>H</sub> -<br>F87F F9FF <sub>H</sub> | _ | LMBBE & SPBBE | LMBBE | | Reserv | /ed | F87F FA00 <sub>H</sub> -<br>F87F FAFF <sub>H</sub> | _ | LMBBE & SPBBE | LMBBE | | Reserv | /ed | F87F FB00 <sub>H</sub> -<br>F87F FBFF <sub>H</sub> | _ | LMBBE & SPBBE | LMBBE | | CPU | DMI Registers | F87F FC00 <sub>H</sub> -<br>F87F FCFF <sub>H</sub> | 256<br>byte | access | access | | | PMI Registers | F87F FD00 <sub>H</sub> -<br>F87F FDFF <sub>H</sub> | 256<br>byte | access | access | | Local Memory Bus Control Unit (LBCU) | | F87F FE00 <sub>H</sub> -<br>F87F FEFF <sub>H</sub> | 256<br>byte | access | access | | LFI Bridge | | F87F FF00 <sub>H</sub> -<br>F87F FFFF <sub>H</sub> | 256<br>byte | access | access | | Reserv | /ed | F880 0000 <sub>H</sub> - FFFF FFFF <sub>H</sub> | _ | LMBBE & SPBBE | LMBBE | <sup>1)</sup> For TC1165, read and write accesses to this address range will not generate any traps. # **Functional Description** # 3.3.5 Address Map of the Local Memory Bus (LMB) Table 3-5 shows the address map as seen from the LMB bus masters (PMI and DMI). Table 3-5 LMB Address Map | Seg- | Address | Size Description | Description | Ac | Action | | |-------|----------------------------------------------------|------------------|----------------------------------|----------|----------------------|--| | ment | Range | | | Read | Write | | | 0-71) | 0000 0000 <sub>H</sub> -<br>0000 0007 <sub>H</sub> | 8 byte | Reserved (virtual address space) | MPN trap | MPN trap | | | | 0000 0008 <sub>H</sub> -<br>7FFF FFFF <sub>H</sub> | 8 × 256<br>Mbyte | ; | SPBBET | SPBBE | | | 81) | 8000 0000 <sub>H</sub> -<br>8017 7FFF <sub>H</sub> | 1.5 Mbyte | Program Flash (PFLASH) | access | access <sup>2)</sup> | | | | 8017 8000 <sub>H</sub> -<br>807F FFFF <sub>H</sub> | 6.5 Mbyte | Reserved | LMBBET | LMBBET | | | | 8080 0000 <sub>H</sub> -<br>8FDF FFFF <sub>H</sub> | 246<br>Mbyte | Reserved | LMBBET | LMBBET | | | | 8FE0 0000 <sub>H</sub> -<br>8FE0 3FFF <sub>H</sub> | 16 Kbyte | Data Flash (DFLASH)<br>Bank 0 | access | access <sup>2)</sup> | | | | 8FE0 4000 <sub>H</sub> -<br>8FE0 FFFF <sub>H</sub> | 48 Kbyte | Reserved | LMBBET | LMBBET | | | | 8FE1 0000 <sub>H</sub> -<br>8FE1 3FFF <sub>H</sub> | 16 Kbyte | Data Flash (DFLASH)<br>Bank 1 | access | access <sup>2)</sup> | | | | 8FE1 4000 <sub>H</sub> -<br>8FF1 FFFF <sub>H</sub> | 1 Mbyte | Reserved | LMBBET | LMBBET | | | | 8FF2 0000 <sub>H</sub> -<br>8FF5 FFFF <sub>H</sub> | 256 Kbyte | Reserved | | | | | | 8FF6 0000 <sub>H</sub> -<br>8FFF BFFF <sub>H</sub> | 624 Kbyte | Reserved | | | | | | 8FFF C000 <sub>H</sub> -<br>8FFF FFFF <sub>H</sub> | 16 Kbyte | Boot ROM (BROM) | access | 1 | | | 91) | 9000 0000 <sub>H</sub> -<br>9FFF FFFF <sub>H</sub> | 256<br>Mbyte | Reserved | SPBBET | SPBBE | | Table 3-5 LMB Address Map (cont'd) | Seg- | Address | Size | Description | Action | | |------------------|----------------------------------------------------|--------------|-------------------------------|--------|----------------------| | ment | Range | | | Read | Write | | 10 <sup>3)</sup> | A000 0000 <sub>H</sub> -<br>A017 FFFF <sub>H</sub> | 1.5 Mbyte | Program Flash (PFLASH) | access | access <sup>2)</sup> | | | A017 8000 <sub>H</sub> -<br>A07F FFFF <sub>H</sub> | 6.5 Mbyte | Reserved | LMBBET | LMBBET | | | A080 0000 <sub>H</sub> -<br>AFDF FFFF <sub>H</sub> | 246<br>Mbyte | Reserved | LMBBET | LMBBET | | | AFE0 0000 <sub>H</sub> -<br>AFE0 3FFF <sub>H</sub> | 16 Kbyte | Data Flash (DFLASH)<br>Bank 0 | access | access <sup>2)</sup> | | | AFE0 4000 <sub>H</sub> -<br>AFE0 FFFF <sub>H</sub> | 48 Kbyte | Reserved | LMBBET | LMBBET | | | AFE1 0000 <sub>H</sub> -<br>AFE1 3FFF <sub>H</sub> | 16 Kbyte | Data Flash (DFLASH)<br>Bank 1 | access | access <sup>2)</sup> | | | AFE1 4000 <sub>H</sub> -<br>AFF1 FFFF <sub>H</sub> | 1 Mbyte | Reserved | LMBBET | LMBBET | | | AFF2 0000 <sub>H</sub> -<br>AFF5 FFFF <sub>H</sub> | 256 Kbyte | Reserved | | | | | AFF6 0000 <sub>H</sub> -<br>AFFF BFFF <sub>H</sub> | 624 Kbyte | Reserved | | | | | AFFF C000 <sub>H</sub> -<br>AFFF FFFF <sub>H</sub> | 16 Kbyte | Boot ROM (BROM) | access | | | 11 <sup>3)</sup> | B000 0000 <sub>H</sub> -<br>BFFF FFFF <sub>H</sub> | 256<br>Mbyte | Reserved | SPBBET | SPBBE | | 12 <sup>1)</sup> | C000 0000 <sub>H</sub> -<br>C000 1FFF <sub>H</sub> | 8 Kbyte | Overlay memory (OVRAM) | access | access | | | C000 2000 <sub>H</sub> -<br>CFFF FFFF <sub>H</sub> | 256<br>Mbyte | Reserved | LMBBET | LMBBET | Table 3-5 LMB Address Map (cont'd) | Seg- | Address | Size | Size Description | | tion | |------------------|----------------------------------------------------|---------------|-------------------------------|-----------------|-----------------| | ment | Range | | | Read | Write | | 13 <sup>3)</sup> | D000 0000 <sub>H</sub> -<br>D000 DFFF <sub>H</sub> | 56 Kbyte | DMI Local Data RAM<br>(LDRAM) | access<br>SPBBE | access<br>SPBBE | | | D000 E000 <sub>H</sub> -<br>D3FF FFFF <sub>H</sub> | 64 Mbyte | Reserved | LMBBET | LMBBET | | | D400 0000 <sub>H</sub> -<br>D400 3FFF <sub>H</sub> | 16 Kbyte | PMI Scratch-Pad RAM (SPRAM) | access | access | | | D400 4000 <sub>H</sub> -<br>D7FF FFFF <sub>H</sub> | ≈ 64<br>Mbyte | Reserved | LMBBET | LMBBET | | | D800 0000 <sub>H</sub> -<br>DEFF FFFF <sub>H</sub> | 112<br>Mbyte | Reserved | | | | | DF00 0000 <sub>H</sub> -<br>DFFF FFEF <sub>H</sub> | 16 Mbyte | Reserved (for Boot Rom) | | | | 14 <sup>3)</sup> | E000 0000 <sub>H</sub> -<br>E7FF FFFF <sub>H</sub> | 128<br>Mbyte | Reserved | LMBBET | LMBBET | | | E800 0000 <sub>H</sub> -<br>EFFF FFFF <sub>H</sub> | 128<br>Mbyte | Reserved | LMBBET | LMBBET | Table 3-5 LMB Address Map (cont'd) | Seg- | Address | Size | Description | Action | | |------|----------------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------|--------|--------| | ment | Range | | | Read | Write | | 15 | F000 0000 <sub>H</sub> -<br>F7FF FFFF <sub>H</sub> | 128<br>Mbyte | Address map is identical to FPI Bus segment 15 address map (see Table 3-5) Reserved areas give an bus error. | SPBBET | SPBBE | | | F800 0000 <sub>H</sub> -<br>F800 03FF <sub>H</sub> | 1 Kbyte | Reserved | LMBBET | LMBBET | | | F800 0400 <sub>H</sub> -<br>F800 04FF <sub>H</sub> | 256 byte | Reserved | LMBBET | LMBBET | | | F800 0500 <sub>H</sub> -<br>F800 05FF <sub>H</sub> | 256 byte | Program Memory Unit (PMU) | access | access | | | F800 0600 <sub>H</sub> -<br>F800 0FFF <sub>H</sub> | ≈ 2 Kbyte | Reserved | LMBBET | LMBBET | | | F800 1000 <sub>H</sub> -<br>F800 23FF <sub>H</sub> | 5 Kbyte | Flash Registers | access | access | | | F800 2400 <sub>H</sub> -<br>F87F FBFF <sub>H</sub> | ≈ 8 Mbyte | Reserved | LMBBET | LMBBET | | | F87F FC00 <sub>H</sub> -<br>F87F FCFF <sub>H</sub> | 256 byte | Data Memory Interface<br>Unit | access | access | | | F87F FD00 <sub>H</sub> -<br>F87F FDFF <sub>H</sub> | 256 byte | Program Memory<br>Interface Unit | access | access | | | F87F FE00 <sub>H</sub> -<br>F87F FEFF <sub>H</sub> | 256 byte | LBCU register space | access | access | | | F87F FF00 <sub>H</sub> -<br>F87F FFFF <sub>H</sub> | 256 byte | LFI Bus Bridge | access | access | | | F880 0000 <sub>H</sub> -<br>FFFF FFFF <sub>H</sub> | ≈ 119<br>Mbyte | Reserved | LMBBET | LMBBET | <sup>1)</sup> Cached area <sup>2)</sup> Only applicable when writing Flash command sequences <sup>3)</sup> Non-cached area ## **Functional Description** # 3.4 Memory Protection System The TC1165/TC1166 memory protection system specifies the addressable range and read/write permissions of memory segments available to the current executing task. The memory protection system controls the position and range of addressable segments in memory. It also controls the types of read and write operations allowed within addressable memory segments. Any illegal memory access is detected by the memory protection hardware, which then invokes the appropriate Trap Service Routine (TSR) to handle the error. Thus, the memory protection system protects critical system functions against both software and hardware errors. The memory protection hardware can also generate signals to the Debug Unit to facilitate tracing illegal memory accesses. There are two Memory Protection Register Sets in the TC1165/TC1166, numbered 0 and 1, which specify memory protection ranges and permissions for code and data. The PSW.PRS bit field determines which of these is the set currently in use by the CPU. As the TC1165/TC1166 uses a Harvard-style memory architecture, each Memory Protection Register Set is broken down into a Data Protection Register Set and a Code Protection Register Set. Each Data Protection Register Set can specify up to four address ranges to receive a particular protection modes. Each Code Protection Register Set can specify up to two address ranges to receive a particular protection modes. Each Data Protection Register Sets and Code Protection Register Sets determines the range and protection modes for a separate memory area. Each set contains a pair of registers which determine the address range (the Data Segment Protection Registers and Code Segment Protection Registers) and one register (Data Protection Mode Register) which determines the memory access modes that applies to the specified range. # 3.5 Peripheral Control Processor The Peripheral Control Processor (PCP2) in the TC1165/TC1166 performs tasks that would normally be performed by the combination of a DMA controller and its supporting CPU interrupt service routines in a traditional computer system. It could easily be considered as the host processor's first line of defence as an interrupt-handling engine. The PCP can unload the CPU from having to service time-critical interrupts. This provides many benefits, including: - Avoiding large interrupt-driven task context-switching latencies in the host processor - · Reducing the cost of interrupts in terms of processor register and memory overhead - Improving the responsiveness of interrupt service routines to data-capture and datatransfer operations - Easing the implementation of multitasking operating systems The PCP2 has an architecture that efficiently supports DMA-type transactions to and from arbitrary devices and memory addresses within the TC1165/TC1166 and also has reasonable stand-alone computational capabilities. ## **Functional Description** The PCP2 in the TC1165/TC1166 contains an improved version of the TC1775's PCP with the following enhancements: - · Optimized context switching - Support for nested interrupts - · Enhanced instruction set - Enhanced instruction execution speed - Enhanced interrupt queueing The PCP2 is made up of several modular blocks as follows (see Figure 3-1): - PCP Processor Core - Code Memory (CMEM) - Parameter Memory (PRAM) - PCP Interrupt Control Unit (PICU) - PCP Service Request Nodes (PSRN) - System bus interface to the Flexible Peripheral Interface (FPI Bus) Figure 3-1 PCP2 Block Diagram Table 3-6 PCP2 Instruction Set Overview | Instruction Group | Description | |-------------------|----------------------------------------------------------------------------------------------------------------------------------| | DMA primitives | Efficient DMA channel implementation | | Load/Store | Transfer data between PRAM or FPI memory and the general purpose registers, as well as move or exchange values between registers | | Arithmetic | Add, subtract, compare and complement | | Divide/Multiply | Divide and multiply | | Logical | And, Or, Exclusive Or, Negate | | Shift | Shift right or left, rotate right or left, prioritize | | Bit Manipulation | Set, clear, insert and test bits | | Flow Control | Jump conditionally, jump long, exit | | Miscellaneous | No operation, Debug | ## **Functional Description** ## 3.6 DMA Controller and Memory Checker The DMA Controller of the TC1165/TC1166 transfers data from data source locations to data destination locations without intervention of the CPU or other on-chip devices. One data move operation is controlled by one DMA channel. Eight DMA channels are provided in one DMA Sub-Block. The Bus Switch provides the connection of the DMA Sub-Block to the two FPI Bus interfaces and an MLI bus interface. In the TC1165/TC1166, the FPI Bus interfaces are connected to the System Peripheral Bus and the DMA Bus. The third specific bus interface provides a connection to Micro Link Interface modules (two MLI modules in the TC1165/TC1166) and other DMA-related devices (Memory Checker module in the TC1165/TC1166). Clock control, address decoding, DMA request wiring, and DMA interrupt service request control are implementation-specific and managed outside the DMA controller kernel. Figure 3-2 shows the implementation details and interconnections of the DMA module. Figure 3-2 DMA Controller Block Diagram ### **Functional Description** #### **Features** - 8 independent DMA channels - 8 DMA channels in the DMA Sub-Block - Up to 8 selectable request inputs per DMA channel - 2-level programmable priority of DMA channels within the DMA Sub-Block - Software and hardware DMA request - Hardware requests by selected on-chip peripherals and external inputs - Programmable priority of the DMA Sub-Blocks on the bus interfaces - Buffer capability for move actions on the buses (at least 1 move per bus is buffered). - Individually programmable operation modes for each DMA channel - Single Mode: stops and disables DMA channel after a predefined number of DMA transfers - Continuous Mode: DMA channel remains enabled after a predefined number of DMA transfers; DMA transaction can be repeated. - Programmable address modification - Full 32-bit addressing capability of each DMA channel - 4 Gbyte address range - Support of circular buffer addressing mode - Programmable data width of DMA transfer/transaction: 8-bit, 16-bit, or 32-bit - Micro Link bus interface support - Register set for each DMA channel - Source and destination address register - Channel control and status register - Transfer count register - Flexible interrupt generation (the service request node logic for the MLI channels is also implemented in the DMA module) - All buses connected to the DMA module must work at the same frequency. - Read/write requests of the System Bus side to the peripherals on DMA Bus are bridged to the DMA Bus (only the DMA is the master on the DMA bus), allowing easy access to these peripherals by PCP and CPU ## **Memory Checker** The Memory Checker Module (MCHK) makes it possible to check the data consistency of memories. Any SPB bus master may access the memory checker. It is preferable the DMA does it as described hereafter. It uses DMA 8-bit, 16-bit, or 32-bit moves to read from the selected address area and to write the value read in a memory checker input register. With each write operation to the memory checker input register, a polynomial checksum calculation is triggered and the result of the calculation is stored in the memory checker result register. The memory checker uses the standard Ethernet polynomial, which is given by: $$G^{32} = x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^8 + x^7 + x^5 + x^4 + x^2 + x + 1$$ ## **Functional Description** Note: Although the polynomial above is used for generation, the generation algorithm differs from the one that is used by the Ethernet protocol. ## 3.7 Interrupt System The TC1165/TC1166 interrupt system provides a flexible and time-efficient means of processing interrupts. An interrupt request can be serviced either by the CPU or by the Peripheral Control Processor (PCP). These units are called "Service Providers". Interrupt requests are called "Service Requests" rather than "Interrupt Requests" in this document because they can be serviced by either Service Providers. Each peripheral in the TC1165/TC1166 can generate service requests. Additionally, the Bus Control Units, the Debug Unit, the PCP, and even the CPU itself can generate service requests to either of the two Service Providers. As shown in Figure 3-3, each TC1165/TC1166 unit that can generate service requests is connected to one or multiple Service Request Nodes (SRN). Each SRN contains a Service Request Control Register mod\_SRCx, where "mod" is the identifier of the service requesting unit and "x" an optional index. Two arbitration buses connect the SRNs with two Interrupt Control Units, which handle interrupt arbitration among competing interrupt service requests, as follows: - The Interrupt Control Unit (ICU) arbitrates service requests for the CPU and administers the CPU Interrupt Arbitration Bus. - The Peripheral Interrupt Control Unit (PICU) arbitrates service requests for the PCP and administers the PCP Interrupt Arbitration Bus. The PCP can make service requests directly to itself (via the PICU), or it can make service requests to the CPU. The Debug Unit can generate service requests to the PCP or the CPU. The CPU can make service requests directly to itself (via the ICU), or it can make service requests to the PCP. The CPU Service Request Nodes are activated through software. Depending on the selected system clock frequency $f_{SYS}$ , the number of $f_{SYS}$ clock cycles per arbitration cycle must be selected as follows: - $f_{SYS} < 60$ MHz: ICR.CONECYC = 1 and PCP\_ICR.CONECYC = 1 - $f_{SYS} > 60$ MHz: ICR.CONECYC = 0 and PCP\_ICR.CONECYC = 0 Data Sheet 49 V0.2, 2006-02 Figure 3-3 Block Diagram of the TC1165/TC1166 Interrupt System ## **Functional Description** # 3.8 Asynchronous/Synchronous Serial Interfaces (ASC0, ASC1) Figure 3-4 shows a global view of the functional blocks and interfaces of the two Asynchronous/Synchronous Serial Interfaces, ASC0 and ASC1. Figure 3-4 Block Diagram of the ASC Interfaces The ASC provides serial communication between the TC1165/TC1166 and other microcontrollers, microprocessors, or external peripherals. The ASC supports full-duplex asynchronous communication and half-duplex synchronous communication. In Synchronous Mode, data is transmitted or received synchronous to a shift clock that is generated by the ASC internally. In Asynchronous Mode, 8-bit or 9-bit data transfer, parity generation, and the number of stop bits can be ## **Functional Description** selected. Parity, framing, and overrun error detection are provided to increase the reliability of data transfers. Transmission and reception of data is double-buffered. For multiprocessor communication, a mechanism is included to distinguish address bytes from data bytes. Testing is supported by a loop-back option. A 13-bit baud rate generator provides the ASC with a separate serial clock signal, which can be accurately adjusted by a prescaler implemented as fractional divider. #### **Features** - Full-duplex asynchronous operating modes - 8-bit or 9-bit data frames, LSB first - Parity-bit generation/checking - One or two stop bits - Baud rate from 5.0 Mbit/s to 1.19 bit/s (@ 80 MHz module clock) - Multiprocessor mode for automatic address/data byte detection - Loop-back capability - Half-duplex 8-bit synchronous operating mode - Baud rate from 10.0 Mbit/s to 813.8 bit/s (@ 80 MHz module clock) - Double-buffered transmitter/receiver - Interrupt generation - On a transmit buffer empty condition - On a transmit last bit of a frame condition - On a receive buffer full condition - On an error condition (frame, parity, overrun error) ## **Functional Description** # 3.9 High-Speed Synchronous Serial Interfaces (SSC0 and SSC1) Figure 3-5 shows a global view of the functional blocks and interfaces of the two highspeed Synchronous Serial Interfaces, SSC0 and SSC1. Figure 3-5 Block Diagram of the SSC Interfaces ## **Functional Description** The SSC supports full-duplex and half-duplex serial synchronous communication up to 40.0 MBaud (@ 80 MHz module clock). The serial clock signal can be generated by the SSC itself (Master Mode) or can be received from an external master (Slave Mode). Data width, shift direction, clock polarity and phase are programmable. This allows communication with SPI-compatible devices. Transmission and reception of data is double-buffered. A shift clock generator provides the SSC with a separate serial clock signal. Seven slave select inputs are available for Slave Mode operation. Eight programmable slave select outputs (chip selects) are supported in Master Mode. #### **Features** - Master and Slave Mode operation - Full-duplex or half-duplex operation - Automatic pad control possible - Flexible data format - Programmable number of data bits: 2 to 16 bits - Programmable shift direction: LSB or MSB shift first - Programmable clock polarity: Idle low or idle high state for the shift clock - Programmable clock/data phase: Data shift with leading or trailing edge of the shift clock - Baud rate generation from 40.0 Mbit/s to 610.36 bit/s (@ 80 MHz module clock) - Interrupt generation - On a transmitter empty condition - On a receiver full condition - On an error condition (receive, phase, baud rate, transmit error) - Flexible SSC pin configuration - Seven slave select inputs SLSI[7:1] in Slave Mode - Eight programmable slave select outputs SLSO[7:0] in Master Mode - Automatic SLSO generation with programmable timing - Programmable active level and enable control ## **Functional Description** ## 3.10 Micro Second Bus Interface (MSC0) The MSC interface provides a serial communication link typically used to connect power switches or other peripheral devices. The serial communication link includes a fast synchronous downstream channel and a slow asynchronous upstream channel. Figure 3-6 shows a global view of the MSC interface signals. Figure 3-6 Block Diagram of the MSC Interface The downstream and upstream channels of the MSC module communicate with the external world via nine I/O lines. Eight output lines are required for the serial communication of the downstream channel (clock, data, and enable signals). One out of eight input lines SDI[7:0] is used as serial data input signal for the upstream channel. The source of the serial data to be transmitted by the downstream channel can be MSC register contents or data that is provided at the ALTINL/ALTINH input lines. These input lines are typically connected to other on-chip peripheral units (for example with a timer unit like the GPTA). An emergency stop input signal makes it possible to set bits of the serial data stream to dedicated values in emergency cases. ## **Functional Description** Clock control, address decoding, and interrupt service request control are managed outside the MSC module kernel. Service request outputs are able to trigger an interrupt or a DMA request. #### **Features** - Fast synchronous serial interface to connect power switches in particular, or other peripheral devices via serial buses - High-speed synchronous serial transmission on downstream channel - Serial output clock frequency: $f_{FCL} = f_{MSC}/2$ - Fractional clock divider for precise frequency control of serial clock $f_{\rm MSC}$ - Command, data, and passive frame types - Start of serial frame: Software-controlled, timer-controlled, or free-running - Programmable upstream data frame length (16 or 12 bits) - Transmission with or without SEL bit - Flexible chip select generation indicates status during serial frame transmission - Emergency stop without CPU intervention - Low-speed asynchronous serial reception on upstream channel - Baud rate: $f_{\rm MSC}$ divided by 4, 8, 16, 32, 64, 128, or 256 - Standard asynchronous serial frames - Parity error checker - 8-to-1 input multiplexer for SDI lines - Built-in spike filter on SDI lines ## **Functional Description** ## 3.11 MultiCAN Controller (CAN) Note: Section 3.11 is not applicable to TC1165. Figure 3-7 shows a global view of the MultiCAN module with its functional blocks and interfaces. Figure 3-7 Block Diagram of MultiCAN Module The MultiCAN module contains two independently-operating CAN nodes with Full-CAN functionality that are able to exchange Data and Remote Frames via a gateway function. Transmission and reception of CAN frames is handled in accordance with CAN specification V2.0 B (active). Each CAN node can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. Both CAN nodes share a common set of message objects. Each message object can be individually allocated to one of the CAN nodes. Besides serving as a storage container for incoming and outgoing frames, message objects can be combined to build gateways between the CAN nodes or to setup a FIFO buffer. The message objects are organized in double-chained linked lists, where each CAN node has its own list of message objects. A CAN node stores frames only into message objects that are allocated to the message object list of the CAN node, and it transmits only messages belonging to this message object list. A powerful, command-driven list controller performs all message object list operations. Data Sheet 57 V0.2, 2006-02 # **Functional Description** The bit timings for the CAN nodes are derived from the module timer clock ( $f_{CAN}$ ), and are programmable up to a data rate of 1 Mbit/s. External bus transceivers are connected to a CAN node via a pair of receive and transmit pins. #### **MultiCAN Features** - CAN functionality conforms to CAN specification V2.0 B active for each CAN node (compliant to ISO 11898) - Two independent CAN nodes - 64 independent message objects (shared by the CAN nodes) - Dedicated control registers for each CAN node - Data transfer rate up to 1Mbit/s, individually programmable for each node - Flexible and powerful message transfer control and error handling capabilities - Full-CAN functionality: message objects can be individually - assigned to one of the two CAN nodes - configured as transmit or receive object - configured as message buffer with FIFO algorithm - configured to handle frames with 11-bit or 29-bit identifiers - provided with programmable acceptance mask register for filtering - monitored via a frame counter - configured for Remote Monitoring Mode - Automatic Gateway Mode support - 6 individually programmable interrupt nodes - CAN analyzer mode for bus monitoring ## **Functional Description** ## 3.12 Micro Link Serial Bus Interface (MLI0, MLI1) The Micro Link Interface is a fast synchronous serial interface that allows data exchange between microcontrollers of the 32-bit AUDO microcontroller family without intervention of a CPU or other bus masters. **Figure 3-8** shows how two microcontrollers are typically connected together via their MLI interfaces. The MLI operates in both microcontrollers as a bus master on the system bus. Figure 3-8 Typical Micro Link Interface Connection #### **Features** - Synchronous serial communication between MLI transmitters and MLI receivers located on the same or on different microcontroller devices - Automatic data transfer/request transactions between local/remote controller - Fully transparent read/write access supported (= remote programming) - Complete address range of remote controller available - Specific frame protocol to transfer commands, addresses and data - Error control by parity bit - 32-bit, 16-bit, and 8-bit data transfers - Programmable baud rate: max. module clock $f_{\text{MLI}}/2$ - Multiple remote (slave) controllers are supported MLI transmitter and MLI receiver communicate with other off-chip MLI receivers and MLI transmitters via a 4-line serial I/O bus each. Several I/O lines of these I/O buses are available outside the MLI module kernel as four-line output or input buses. **Figure 3-9** shows a global view of the functional blocks of the two MLI modules with its interfaces. Data Sheet 59 V0.2, 2006-02 Figure 3-9 Block Diagram of the MLI Modules ## **Functional Description** # 3.13 General Purpose Timer Array The GPTA provides a set of timer, compare, and capture functionalities that can be flexibly combined to form signal measurement and signal generation units. They are optimized for tasks typical of electrical motor control applications, but can also be used to generate simple and complex signal waveforms needed in other industrial applications. The TC1165/TC1166 contains one General Purpose Timer Array (GPTA0). **Figure 3-10** shows a global view of the GPTA module. Figure 3-10 Block Diagram of the GPTA Module ## **Functional Description** # 3.13.1 Functionality of GPTA0 The General Purpose Timer Array GPTA0 provides a set of hardware modules required for high-speed digital signal processing: - Filter and Prescaler Cells (FPC) support input noise filtering and prescaler operation. - Phase Discrimination Logic units (PDL) decode the direction information output by a rotation tracking system. - Duty Cycle Measurement Cells (DCM) provide pulse-width measurement capabilities. - A Digital Phase Locked Loop unit (PLL) generates a programmable number of GPTA module clock ticks during an input signal's period. - Global Timer units (GT) driven by various clock sources are implemented to operate as a time base for the associated Global Timer Cells. - Global Timer Cells (GTC) can be programmed to capture the contents of a Global Timer on an external or internal event. A GTC may also be used to control an external port pin depending on the result of an internal compare operation. GTCs can be logically concatenated to provide a common external port pin with a complex signal waveform. - Local Timer Cells (LTC) operating in Timer, Capture, or Compare Mode may also be logically tied together to drive a common external port pin with a complex signal waveform. LTCs — enabled in Timer Mode or Capture Mode — can be clocked or triggered by various external or internal events. Input lines can be shared by an LTC and a GTC to trigger their programmed operation simultaneously. The following list summarizes the specific features of the GPTA unit. #### **Clock Generation Unit** - Filter and Prescaler Cell (FPC) - Six independent units - Three basic operating modes: - Prescaler, Delayed Debounce Filter, Immediate Debounce Filter - Selectable input sources: - Port lines, GPTA module clock, FPC output of preceding FPC cell - Selectable input clocks: - GPTA module clock, prescaled GPTA module clock, DCM clock, compensated or uncompensated PLL clock - $-f_{GPTA}/2$ maximum input signal frequency in Filter Modes - Phase Discriminator Logic (PDL) - Two independent units - Two operating modes (2- and 3-sensor signals) - $-f_{\rm GPTA}$ /4 maximum input signal frequency in 2-sensor Mode, $f_{\rm GPTA}$ /6 maximum input signal frequency in 3-sensor Mode ## **Functional Description** - Duty Cycle Measurement (DCM) - Four independent units - 0 100% margin and time-out handling - $-f_{GPTA}$ maximum resolution - $-f_{GPTA}/2$ maximum input signal frequency - Digital Phase Locked Loop (PLL) - One unit - Arbitrary multiplication factor between 1 and 65535 - $-f_{GPTA}$ maximum resolution - $-f_{GPTA}/2$ maximum input signal frequency - Clock Distribution Unit (CDU) - One unit - Provides nine clock output signals: $f_{\mathrm{GPTA}}$ , divided $f_{\mathrm{GPTA}}$ clocks, FPC1/FPC4 outputs, DCM clock, LTC prescaler clock # **Signal Generation Unit** - Global Timers (GT) - Two independent units - Two operating modes (Free-Running Timer and Reload Timer) - 24-bit data width - $-f_{GPTA}$ maximum resolution - $-f_{\rm GPTA}/2$ maximum input signal frequency - Global Timer Cell (GTC) - 32 units related to the Global Timers - Two operating modes (Capture, Compare and Capture after Compare) - 24-bit data width - $-f_{GPTA}$ maximum resolution - $-f_{GPTA}/2$ maximum input signal frequency - Local Timer Cell (LTC) - 64 independent units - Three basic operating modes (Timer, Capture and Compare) for 63 units - Special compare modes for one unit - 16-bit data width - $-f_{GPTA}$ maximum resolution - $-f_{GPTA}/2$ maximum input signal frequency #### **Interrupt Control Unit** 111 interrupt sources, generating up to 38 service requests # **Functional Description** # I/O Sharing Unit Interconnecting inputs and outputs from internal clocks, FPC, GTC, LTC, ports, and MSC interface Data Sheet 64 V0.2, 2006-02 ## **Functional Description** ## 3.14 Analog-to-Digital Converter (ADC0) **Section 3.14** shows the global view of the ADC module with its functional blocks and interfaces and the features which are provided by the module. Figure 3-11 Block Diagram of the ADC Module The ADC module has 16 analog input channels. An analog multiplexer selects the input line for the analog input channels from among 32 analog inputs. Additionally, an external analog multiplexer can be used for analog input extension. External Clock control, address decoding, and service request (interrupt) control are managed outside the ADC module kernel. External trigger conditions are controlled by an External Request Unit. This unit generates the control signals for auto-scan control (ASGT), software trigger control (SW0TR, SW0GT), the event trigger control (ETR, EGT), queue control (QTR, QGT), and timer trigger control (TTR, TGT). An automatic self-calibration adjusts the ADC module to changing temperatures or process variations. **Figure 3-11** shows the global view of the ADC module with its functional blocks and interfaces. ## **Functional Description** #### **Features** - 8-bit, 10-bit, 12-bit A/D conversion - Conversion time below 2.5μs @ 10-bit resolution - Extended channel status information on request source - Successive approximation conversion method - Total Unadjusted Error (TUE) of ±2 LSB @ 10-bit resolution - Integrated sample & hold functionality - Direct control of up to 16 analog input channels - Dedicated control and status registers for each analog channel - Powerful conversion request sources - Selectable reference voltages for each channel - Programmable sample and conversion timing schemes - · Limit checking - Flexible ADC module service request control unit - Automatic control of external analog multiplexers - Equidistant samples initiated by timer - External trigger and gating inputs for conversion requests - Power reduction and clock control feature - On-chip die temperature sensor output voltage measurement ## **Functional Description** ## 3.15 Fast Analog-to-Digital Converter Unit (FADC) The on-chip FADC module of the TC1165/TC1166 basically is a 2-channel A/D converter with 10-bit resolution that operates by the method of the successive approximation. As shown in Figure 3-12, the main FADC functional blocks are: - The Input Stage contains the differential inputs and the programmable amplifier - The A/D Converter is responsible for the analog-to-digital conversion - The Data Reduction Unit contains programmable antialiasing and data reduction filters - The Channel Trigger Control block determines the trigger and gating conditions for the two FADC channels - The Channel Timers can independently trigger the conversion of each FADC channel - The A/D Control block is responsible for the overall FADC functionality The FADC module is supplied by the following power supply and reference voltage lines: - $V_{\text{DDMF}}/V_{\text{DDMF}}$ :FADC Analog Part Power Supply (3.3 V) - $V_{\text{DDAE}}/V_{\text{DDAE}}$ :FADC Analog Part Logic Power Supply (1.5 V) - $V_{\text{FAREF}}/V_{\text{FAGND}}$ :FADC Reference Voltage (3.3 V)/FADC Reference Ground Data Sheet 67 V0.2, 2006-02 ## **Functional Description** Figure 3-12 Block Diagram of the FADC Module ### **Features** - Extreme fast conversion, 21 cycles of $f_{FADC}$ clock (262.5 ns @ $f_{FADC}$ = 80 MHz) - 10-bit A/D conversion - Higher resolution by averaging of consecutive conversions is supported - Successive approximation conversion method - Two differential input channels - Offset and gain calibration support for each channel - Differential input amplifier with programmable gain of 1, 2, 4 and 8 for each channel - Free-running (Channel Timers) or triggered conversion modes - Trigger and gating control for external signals - Built-in Channel Timers for internal triggering - Channel timer request periods independently selectable for each channel - Selectable, programmable anti-aliasing and data reduction filter block ## **Functional Description** ## 3.16 System Timer The TC1165/TC1166's STM is designed for global system timing applications requiring both high precision and long period. #### **Features** - Free-running 56-bit counter - All 56 bits can be read synchronously - Different 32-bit portions of the 56-bit counter can be read synchronously - Flexible interrupt generation based on compare match with partial STM content - Driven by maximum 80 MHz (= $f_{SYS}$ , default after reset = $f_{SYS}$ /2) - Counting starts automatically after a reset operation - STM is reset by: - Watchdog reset - Software reset (RST\_REQ.RRSTM must be set) - Power-on reset - STM (and clock divider STM\_CLC.RMC) is not reset at a hardware reset (HDRST = 0) - STM can be halted in debug/suspend mode (via STM\_CLC register) The STM is an upward counter, running either at the system clock frequency $f_{\rm SYS}$ or at a fraction of it. The STM clock frequency is $f_{\rm STM} = f_{\rm SYS}/{\rm RMC}$ with RMC = 0-7 (default after reset is $f_{\rm STM} = f_{\rm SYS}/2$ , selected by RMC = 010<sub>B)</sub>. RMC is a bit field in register STM\_CLC. In case of a power-on reset, a watchdog reset, or a software reset, the STM is reset. After one of these reset conditions, the STM is enabled and immediately starts counting up. It is not possible to affect the content of the timer during normal operation of the TC1165/TC1166. The timer registers can only be read but not written to. The STM can be optionally disabled for power-saving purposes, or suspended for debugging purposes via its clock control register. In suspend mode of the TC1165/TC1166 (initiated by writing an appropriate value to STM\_CLC register), the STM clock is stopped but all registers are still readable. Due to the 56-bit width of the STM, it is not possible to read its entire content with one instruction. It needs to be read with two load instructions. Since the timer would continue to count between the two load operations, there is a chance that the two values read are not consistent (due to possible overflow from the low part of the timer to the high part between the two read operations). To enable a synchronous and consistent reading operation of the STM content, a capture register (STM\_CAP) is implemented. It latches the content of the high part of the STM each time when one of the registers STM\_TIM0 to STM\_TIM5 is read. Thus, STM\_CAP holds the upper value of the timer at exactly the same time when the lower part is read. The second read operation would then read the content of the STM\_CAP to get the complete timer value. ## **Functional Description** The STM can also be read in sections from seven registers, STM\_TIM0 through STM\_TIM6, that select increasingly higher-order 32-bit ranges of the STM. These can be viewed as individual 32-bit timers, each with a different resolution and timing range. The content of the 56-bit System Timer can be compared with the content of two compare values stored in the STM\_CMP0 and STM\_CMP1 registers. Interrupts can be generated on a compare match of the STM with the STM\_CMP0 or STM\_CMP1 registers. The maximum clock period is $2^{56} \times f_{STM}$ . At $f_{STM}$ = 80 MHz, for example, the STM counts 28.56 years before overflowing. Thus, it is capable of timing the entire expected product life-time of a system without overflowing continuously. **Figure 3-13** shows an overview on the System Timer with the options for reading parts of the STM contents. Data Sheet 70 V0.2, 2006-02 ## **Functional Description** Figure 3-13 General Block Diagram of the STM Module Registers ## **Functional Description** ## 3.17 Watchdog Timer The WDT provides a highly reliable and secure way to detect and recover from software or hardware failure. The WDT helps to abort an accidental malfunction of the TC1165/TC1166 in a user-specified time period. When enabled, the WDT will cause the TC1165/TC1166 system to be reset if the WDT is not serviced within a user-programmable time period. The CPU must service the WDT within this time interval to prevent the WDT from causing a TC1165/TC1166 system reset. Hence, routine service of the WDT confirms that the system is functioning as expected. In addition to this standard "Watchdog" function, the WDT incorporates the End-of-Initialization (Endinit) feature and monitors its modifications. A system-wide line is connected to the WDT\_CON0.ENDINIT bit, serving as an additional write-protection for critical registers (besides Supervisor Mode protection). Registers protected via this line can only be modified when Supervisor Mode is active and bit ENDINIT = 0. A further enhancement in the TC1165/TC1166's WDT is its reset prewarning operation. Instead of resetting the device upon the detection of an error immediately (the way that standard Watchdogs do), the WDT first issues a Non-Maskable Interrupt (NMI) to the CPU before resetting the device at a specified time period later. This step gives the CPU a chance to save the system state to the memory for later investigation of the cause of the malfunction; an important aid in debugging. #### **Features** - 16-bit Watchdog counter - Selectable input frequency: $f_{SYS}/256$ or $f_{SYS}/16384$ - 16-bit user-definable reload value for normal Watchdog operation, fixed reload value for Time-Out and Prewarning Modes - · Incorporation of the ENDINIT bit and monitoring of its modifications - Sophisticated Password Access mechanism with fixed and user-definable password fields - Proper access always requires two write accesses. The time between the two accesses is monitored by the WDT and is limited. - Access Error Detection: Invalid password (during first access) or invalid guard bits (during second access) trigger the Watchdog reset generation - Overflow Error Detection: An overflow of the counter triggers the Watchdog reset generation. - Watchdog function can be disabled; access protection and ENDINIT monitor function remain enabled. - Double Reset Detection: If a Watchdog induced reset occurs twice without a proper access to its control register in between, a severe system malfunction is assumed and the TC1165/TC1166 is held in reset until a power-on or hardware reset occurs. This prevents the device from being periodically reset if, for instance, connection to ## **Functional Description** the external memory has been lost such that system initialization could not even be performed. Important debugging support is provided through the reset prewarning operation by first issuing an NMI to the CPU before finally resetting the device after a certain period of time. # 3.18 System Control Unit The System Control Unit (SCU) of the TC1165/TC1166 handles several system control tasks. The system control tasks of the SCU are: - Clock system selection and control - Reset and boot operation control - Power management control - Configuration input sampling - External Request Unit - System clock output control - On-chip SRAM parity control - Pad driver temperature compensation control - Emergency stop input control for GPTA outputs - GPTA input IN1 control - · Pad test mode control for dedicated pins - ODCS level 2 trace control - NMI control - Miscellaneous SCU control ## **Functional Description** ## 3.19 Boot Options The TC1165/TC1166 booting schemes provide a number of different boot options for the start of code execution. **Table 3-7** shows the boot options available in the TC1165/TC1166. Table 3-7 TC1165/TC1166 Boot Selections | BRKIN | HWCFG<br>[3:0] | TESTMODE | Type of Boot | BootROM<br>Exit Jump<br>Address | |----------|---------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------| | Normal I | Boot Option | าร | | | | 1 | 0000 <sub>B</sub> | 1 | Enter bootstrap loader mode 1:<br>Serial ASC0 boot via ASC0 pins | D400 0000 <sub>H</sub> | | | 0001 <sub>B</sub> <sup>1)</sup> | | Enter bootstrap loader mode 2:<br>Serial CAN boot via P3.12 and<br>P3.13 pins | | | | 0010 <sub>B</sub> | | Start from internal PFLASH | A000 0000 <sub>H</sub> | | | 0011 <sub>B</sub> | | Alternate boot mode (ABM): Start from internal PFLASH after CRC check is correctly executed; enter a serial bootstrap loader mode <sup>2)</sup> if CRC check fails | Defined in<br>ABM header<br>or D400 0000 <sub>H</sub> | | | 1111 <sub>B</sub> | | Enter bootstrap loader mode 3:<br>Serial ASC0 boot via P3.12 and<br>P3.13 pins | D400 0000 <sub>H</sub> | | | others | | Reserved; execute stop loop | _ | | Debug E | <b>Boot Option</b> | S | | | | 0 | 0000 <sub>B</sub> | 1 | Tri-state chip | _ | | | others | irrel. | Reserved; execute stop loop | _ | <sup>1)</sup> This option is not applicable to TC1165. Data Sheet 74 V0.2, 2006-02 <sup>2)</sup> The type of the alternate bootstrap loader mode is selected by the value of the SCU\_SCLIR.SWOPT[2:0] bit field, which contains the levels of the P0.[2:0] latched in with the rising edge of the HDRST. ## **Functional Description** ## 3.20 Power Management System The TC1165/TC1166 power management system allows software to configure the various processing units so that they automatically adjust to draw the minimum necessary power for the application. There are three power management modes: - Run Mode - Idle Mode - Sleep Mode The operation of each system component in each of these states can be configured by software. The power-management modes provide flexible reduction of power consumption through a combination of techniques, including stopping the CPU clock, stopping the clocks of other system components individually, and individually clock-speed reduction of some peripheral components. Besides these explicit software-controlled power-saving modes, special attention has been paid to automatic power-saving in those operating units which are not required at a certain point of time, or idle in the TC1165/TC1166. In that case, they are shut off automatically until their operation is required again. **Table 3-8** describes the features of the power management modes. **Table 3-8** Power Management Mode Summary | Mode | Description | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Run | The system is fully operational. All clocks and peripherals are enabled, as determined by software. | | Idle | The CPU clock is disabled, waiting for a condition to return it to Run Mode. Idle Mode can be entered by software when the processor has no active tasks to perform. All peripherals remain powered and clocked. Processor memory is accessible to peripherals. A reset, Watchdog Timer event, a falling edge on the NMI pin, or any enabled interrupt event will return the system to Run Mode. | | Sleep | The system clock signal is distributed only to those peripherals programmed to operate in Sleep Mode. The other peripheral module will be shut down by the suspend signal. Interrupts from operating peripherals, the Watchdog Timer, a falling edge on the NMI pin, or a reset event will return the system to Run Mode. Entering this state requires an orderly shut-down controlled by the Power Management State Machine. | In typical operation, Idle Mode and Sleep Mode may be entered and exited frequently during the run time of an application. For example, system software will typically cause the CPU to enter Idle Mode each time it has to wait for an interrupt before continuing its tasks. In Sleep Mode and Idle Mode, wake-up is performed automatically when any Data Sheet 75 V0.2, 2006-02 ## **Functional Description** enabled interrupt signal is detected, or when the count value (WDT\_SR.WDTTIM) changes from $7FF_H$ to $8000_H$ . ## 3.21 On-Chip Debug Support Figure 3-14 shows a block diagram of the TC1165/TC1166 OCDS system. Figure 3-14 OCDS System Block Diagram The TC1165/TC1166 basically supports two levels of debug operation: - OCDS Level 1 debug support - OCDS Level 2 debug support ## **Functional Description** ### **OCDS Level 1 Debug Support** The OCDS Level 1 debug support is mainly assigned for real-time software debugging purposes which have a demand for low-cost standard debugger hardware. The OCDS Level 1 is based on a JTAG interface that is used by the external debug hardware to communicate with the system. The on-chip Cerberus module controls the interactions between the JTAG interface and the on-chip modules. The external debug hardware may become master of the internal buses, and read or write the on-chip register/memory resources. The Cerberus also makes it possible to define breakpoint and trigger conditions as well as to control user program execution (run/stop, break, single-step). ## **OCDS Level 2 Debug Support** The OCDS Level 2 debug support makes it possible to implement program tracing capabilities for enhanced debuggers by extending the OCDS Level 1 debug functionality with an additional 16-bit wide trace output port with trace clock. With the trace extension, the following four trace capabilities are provided (only one of the four trace capabilities can be selected at a time): - Trace of the CPU program flow - Trace of the PCP2 program flow - Trace of the DMA Controller transaction requests - Trace of the DMA Controller Move Engine status information ## **Functional Description** #### 3.22 Clock Generation and PLL The TC1165/TC1166 clock system performs the following functions: - Acquires and buffers incoming clock signals to create a master clock frequency - Distributes in-phase synchronized clock signals throughout the TC1165/TC1166's entire clock tree - Divides a system master clock frequency into lower frequencies required by the different modules for operation. - Dynamically reduces power consumption during operation of functional units - Statically reduces power consumption through programmable power-saving modes - Reduces electromagnetic interference (EMI) by switching off unused modules The clock system must be operational before the TC1165/TC1166 can function, so it contains special logic to handle power-up and reset operations. Its services are fundamental to the operation of the entire system, so it contains special fail-safe logic. #### **Features** - PLL operation for multiplying clock source by different factors - · Direct drive capability for direct clocking - Comfortable state machine for secure switching between basic PLL, direct or prescaler operation - Sleep and Power-Down Mode support The TC1165/TC1166 Clock Generation Unit (CGU) as shown in **Figure 3-15** allows a very flexible clock generation. It basically consists of an main oscillator circuit and a Phase-Locked Loop (PLL). The PLL can converts a low-frequency external clock signal from the oscillator circuit to a high-speed internal clock for maximum performance. The system clock $f_{\rm SYS}$ is generated from an oscillator clock $f_{\rm OSC}$ in either one of the four hardware/software selectable ways: # • Direct Drive Mode (PLL Bypass): In Direct Drive Mode, the TC1165/TC1166 clock system is directly driven by an external clock signal. input, i.e. $f_{\rm CPU}$ = $f_{\rm OSC}$ and $f_{\rm SYS}$ = $f_{\rm OSC}$ . This allows operation of the TC1165/TC1166 with a reasonably small fundamental mode crystal. # VCO Bypass Mode (Prescaler Mode): In VCO Bypass Mode, $f_{\rm CPU}$ and $f_{\rm SYS}$ are derived from $f_{\rm OSC}$ by the two divider stages, P-Divider and K-Divider. The system clock $f_{\rm SYS}$ is equal to $f_{\rm CPU}$ . #### PLL Mode: In PLL Mode, the PLL is running. The VCO clock $f_{\rm VCO}$ is derived from $f_{\rm OSC}$ , divided by the P factor, multiplied by the PLL (N-Divider). The clock signals $f_{\rm CPU}$ and $f_{\rm SYS}$ are derived from $f_{\rm VCO}$ by the K-Divider. The system clock $f_{\rm SYS}$ is equal to $f_{\rm CPU}$ . #### PLL Base Mode: In PLL Base Mode, the PLL is running at its VCO base frequency and $f_{\rm CPU}$ and $f_{\rm SYS}$ ## **Functional Description** are derived from $f_{\rm VCO}$ only by the K-Divider. In this mode, the system clock $f_{\rm SYS}$ is equal to $f_{\rm CPU}$ . Figure 3-15 Clock Generation Unit #### **Recommended Oscillator Circuits** The oscillator circuit, a Pierce oscillator, is designed to work with both, an external crystal oscillator or an external stable clock source. It basically consists of an inverting amplifier and a feedback element with XTAL1 as input, and XTAL2 as output. When using a crystal, a proper external oscillator circuitry must be connected to both pins, XTAL1 and XTAL2. The crystal frequency can be within the range of 4 MHz to 25 MHz. Additionally, it is necessary to have two load capacitances $C_{\rm X1}$ and $C_{\rm X2}$ , and depending on the crystal type, a series resistor $R_{\rm X2}$ , to limit the current. A test resistor $R_{\rm Q}$ may be temporarily inserted to measure the oscillation allowance (negative resistance) of the oscillator circuitry. $R_{\rm Q}$ values are typically specified by the crystal vendor. The $C_{\rm X1}$ and $C_{\rm X2}$ values shown in **Figure 3-16** can be used as starting points for the negative resistance evaluation and for non-productive systems. The exact values and related operating range are dependent on the crystal frequency and have to be determined and optimized together with the crystal vendor using the negative resistance method. ## **Functional Description** Oscillation measurement with the final target system is strongly recommended to verify the input amplitude at XTAL1 and to determine the actual oscillation allowance (margin negative resistance) for the oscillator-crystal system. When using an external clock signal, the signal must be connected to XTAL1. XTAL2 is left open (unconnected). The external clock frequency can be in the range of 0 - 40 MHz if the PLL is bypassed, and 4 - 40 MHz if the PLL is used. The oscillator can also be used in combination with a ceramic resonator. The final circuitry must also be verified by the resonator vendor. **Figure 3-16** shows the recommended external oscillator circuitries for both operating modes, external crystal mode and external input clock mode. A block capacitor is recommended to be placed between $V_{\rm DDOSC}/V_{\rm DDOSC3}$ and $V_{\rm SSOSC}$ . Figure 3-16 Oscillator Circuitries Note: For crystal operation, it is strongly recommended to measure the negative resistance in the final target system (layout) to determine the optimum parameters for the oscillator operation. Please refer to the minimum and maximum values of the negative resistance specified by the crystal supplier. Data Sheet 80 V0.2, 2006-02 ## **Functional Description** # 3.23 Power Supply The TC1165/TC1166 has several power supply lines for different voltage classes: - 1.5 V: Core logic, oscillator and A/D converter supply - 3.3 V: I/O ports, Flash memories, oscillator, and A/D converter supply with reference voltages **Figure 3-17** shows the power supply concept of the TC1165/TC1166 with the power supply pins and its connections to the functional units. Figure 3-17 Power Supply Concept of TC1165/TC1166 # **Functional Description** # 3.24 Identification Register Values **Table 3-9** shows the address map and reset values of the TC1165/TC1166 Identification Registers. Table 3-9 TC1165/TC1166 Identification Registers | Short Name | Address | Reset Value | |----------------------|------------------------|------------------------| | SCU_ID | F000 0008 <sub>H</sub> | 002C C002 <sub>H</sub> | | MANID | F000 0070 <sub>H</sub> | 0000 1820 <sub>H</sub> | | CHIPID | F000 0074 <sub>H</sub> | 0000 8B02 <sub>H</sub> | | RTID | F000 0078 <sub>H</sub> | 0000 0001 <sub>H</sub> | | SBCU_ID | F000 0108 <sub>H</sub> | 0000 6A0A <sub>H</sub> | | STM_ID | F000 0208 <sub>H</sub> | 0000 C006 <sub>H</sub> | | CBS_ JDPID | F000 0408 <sub>H</sub> | 0000 6307 <sub>H</sub> | | MSC0_ID | F000 0808 <sub>H</sub> | 0028 C001 <sub>H</sub> | | ASC0_ID | F000 0A08 <sub>H</sub> | 0000 4402 <sub>H</sub> | | ASC1_ID | F000 0B08 <sub>H</sub> | 0000 4402 <sub>H</sub> | | GPTA0_ ID | F000 1808 <sub>H</sub> | 0029 C004 <sub>H</sub> | | DMA_ID | F000 3C08 <sub>H</sub> | 001A C012 <sub>H</sub> | | CAN_ID <sup>1)</sup> | F000 4008 <sub>H</sub> | 002B C012 <sub>H</sub> | | SSC0_ID | F010 0108 <sub>H</sub> | 0000 4510 <sub>H</sub> | | FADC_ID | F010 0308 <sub>H</sub> | 0027 C012 <sub>H</sub> | | ADC0_ID | F010 0408 <sub>H</sub> | 0030 C001 <sub>H</sub> | | MLI0_ ID | F010 C008 <sub>H</sub> | 0025 C006 <sub>H</sub> | | MCHK_ ID | F010 C208 <sub>H</sub> | 001B C001 <sub>H</sub> | | CPS_ID | F7E0 FF08 <sub>H</sub> | 0015 C006 <sub>H</sub> | | CPU_ID | F7E1 FE18 <sub>H</sub> | 000A C005 <sub>H</sub> | | PMU_ID | F800 0508 <sub>H</sub> | 002E C012 <sub>H</sub> | | FLASH_ID | F800 2008 <sub>H</sub> | 0041 C002 <sub>H</sub> | | DMI_ID | F87F FC08 <sub>H</sub> | 0008 C004 <sub>H</sub> | | PMI_ID | F87F FD08 <sub>H</sub> | 000B C004 <sub>H</sub> | | LBCU_ID | F87F FE08 <sub>H</sub> | 000F C005 <sub>H</sub> | | LFI_ID | F87F FF08 <sub>H</sub> | 000C C005 <sub>H</sub> | <sup>1)</sup> The address and reset value of CAN\_ID is not applicable to TC1165. ### **Electrical Parameters** ## 4 Electrical Parameters **Chapter 4** provides the characteristics of the electrical parameters which are implementation-specific for the TC1165/TC1166. ### 4.1 General Parameters The general parameters are described here to aid the users in interpreting the parameters mainly in **Section 4.2** and **Section 4.3**. The absolute maximum ratings and its operating conditions are provided for the appropriate setting in the TC1165/TC1166. # 4.1.1 Parameter Interpretation The parameters listed in this section partly represent the characteristics of the TC1165/TC1166 and partly its requirements on the system. To aid interpreting the parameters easily when evaluating them for a design, they are marked with an two-letter abbreviation in column "Symbol": ### · cc Such parameters indicate **C**ontroller **C**haracteristics which are a distinctive feature of the TC1165/TC1166 and must be regarded for a system design. #### SR Such parameters indicate System Requirements which must provided by the microcontroller system in which the TC1165/TC1166 designed in. Data Sheet 83 V0.2, 2006-02 ### **Electrical Parameters** ## 4.1.2 Pad Driver and Pad Classes Summary This section gives an overview on the different pad driver classes and its basic characteristics. More details (mainly DC parameters) are defined in **Section 4.2.1**. Table 4-1 Pad Driver and Pad Classes Overview | Class | Power<br>Supply | Туре | Sub Class | Speed<br>Grade | Load | Leakage <sup>1)</sup> | Termination | |-------|-----------------|-----------------------------|-----------------------------|----------------|--------|--------------------------------------|-----------------------------------------------------------| | A | 3.3V LVTTL I/O, | | A1<br>(e.g. GPIO) | 6 MHz | 100 pF | 500 nA | No | | | LVTTL | LVTTL | A2<br>(e.g. serial<br>I/Os) | 40<br>MHz | 50 pF | 6 μΑ | Series<br>termination<br>recommended | | | | | (e.g. BRKIN,<br>BRKOUT) | 80<br>MHz/ | 50 pF | 6 μΑ | Series termination recommended (for $f > 25$ MHz) | | | | A4<br>(e.g. Trace<br>Clock) | 80<br>MHz | 25 pF | 6 μΑ | Series<br>termination<br>recommended | | | С | 3.3V | LVDS | _ | 50<br>MHz | | _ | Parallel termination <sup>2)</sup> , $100\Omega \pm 10\%$ | | D | _ | Analog ir | nputs, referenc | e voltage | inputs | | | <sup>1)</sup> Values are for $T_{\rm Jmax}$ = 125 °C. Data Sheet 84 V0.2, 2006-02 <sup>2)</sup> In applications where the LVDS pins are not used (disabled), these pins must be either left unconnected, or properly terminated with the differential parallel termination of $100\Omega \pm 10\%$ . ### **Electrical Parameters** # 4.1.3 Absolute Maximum Ratings Table 4-2 shows the absolute maximum ratings of the TC1165/TC1166 parameters. Table 4-2 Absolute Maximum Rating Parameters | Parameter | Symbol | | Limit \ | /alues | Unit | Notes | | |----------------------------------------------------------------------------------------|------------------------------|----|---------|----------------------------------|------|-------------------|--| | | | | Min. | Max. | | | | | Ambient temperature | $T_{A}$ | SR | -40 | 85 | °C | Under bias | | | Storage temperature | $T_{ST}$ | SR | -65 | 150 | °C | _ | | | Junction temperature | $T_{J}$ | SR | -40 | 125 | °C | Under bias | | | Voltage at 1.5 V power supply pins with respect to $V_{\rm SS}^{-1}$ | $V_{DD}$ | SR | _ | 2.25 | V | _ | | | Voltage at 3.3 V power supply pins with respect to ${V_{\rm SS}}^2$ | $V_{DDP}$ | SR | _ | 3.75 | V | _ | | | Voltage on any Class A input pin and dedicated input pins with respect to $V_{\rm SS}$ | $V_{IN}$ | SR | -0.5 | $V_{\rm DDP}$ + 0.5 or max. 3.7 | V | Whatever is lower | | | Voltage on any Class D analog input pin with respect to $V_{\rm AGND}$ | $V_{ m AIN,} \ V_{ m AREFx}$ | SR | -0.5 | $V_{\rm DDM}$ + 0.5 or max. 3.7 | V | Whatever is lower | | | Voltage on any Class D analog input pin with respect to $V_{\rm SSAF}$ | $V_{AINF,} \ V_{FAREF}$ | SR | -0.5 | $V_{\rm DDMF}$ + 0.5 or max. 3.7 | V | Whatever is lower | | | CPU & LMB Bus Frequency | $f_{CPU}$ | SR | _ | 80 <sup>3)</sup> | MHz | _ | | | FPI Bus Frequency | $f_{\sf SYS}$ | SR | _ | 80 <sup>3)</sup> | MHz | 4) | | <sup>1)</sup> Applicable for $V_{\rm DD}$ , $V_{\rm DDOSC}$ , $V_{\rm DDPLL}$ , and $V_{\rm DDAF}$ . Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During absolute maximum rating overload conditions ( $V_{\rm IN}$ > related $V_{\rm DD}$ or $V_{\rm IN}$ < $V_{\rm SS}$ ) the voltage on the related $V_{\rm DD}$ pins with respect to ground ( $V_{\rm SS}$ ) must not exceed the values defined by the absolute maximum ratings. <sup>2)</sup> Applicable for $V_{\rm DDP}$ , $V_{\rm DDFL3}$ , $V_{\rm DDM}$ , and $V_{\rm DDMF}$ . <sup>3)</sup> The PLL jitter characteristics add to this value according to the application settings. See the PLL jitter parameters. <sup>4)</sup> The ratio between $f_{CPU}$ and $f_{SYS}$ is fixed at 1:1. ### **Electrical Parameters** # 4.1.4 Operating Conditions The following operating conditions must not be exceeded in order to ensure correct operation of the TC1165/TC1166. All parameters specified in the following table refer to these operating conditions, unless otherwise noted. **Table 4-3** Operating Condition Parameters | Parameter | Symbol | | | imit<br>lues | Unit | Notes<br>Conditions | | |-----------------------------------------------------------------------|---------------------------------|----|------|--------------------------------------|------|-------------------------------------------------|--| | | | | Min. | Min. Max. | | | | | Digital supply voltage <sup>1)</sup> | $V_{ m DD} \ V_{ m DDOSC}$ | SR | 1.42 | 1.58 <sup>2)</sup> | V | - | | | | $V_{\rm DDP} \\ V_{\rm DDOSC3}$ | SR | 3.13 | 3.47 <sup>3)</sup> | V | For Class A pins (3.3V ± 5%) | | | | $V_{DDFL3}$ | SR | 3.13 | 3.473) | V | _ | | | Digital ground voltage | $V_{SS}$ | SR | 0 | | V | _ | | | Ambient temperature under bias | $T_{A}$ | SR | -40 | +85 | °C | _ | | | Analog supply voltages | - | | _ | _ | _ | See separate specification Page 4-92, Page 4-99 | | | CPU clock | $f_{CPU}$ | SR | _4) | 80 <sup>5)</sup> | MHz | _ | | | Short circuit current | $I_{SC}$ | SR | -5 | +5 | mA | 6) | | | Absolute sum of short circuit currents of a pin group (see Table 4-4) | $\Sigma I_{\rm SC} $ | SR | _ | 20 | mA | See note <sup>7)</sup> | | | Absolute sum of short circuit currents of the device | $\Sigma I_{SC} $ | SR | _ | 100 | mA | See note 7) | | | Inactive device pin current $(V_{DD} = V_{DDP} = 0)$ | $I_{ID}$ | SR | -1 | 1 | mA | _ | | | External load capacitance | $C_{L}$ | SR | _ | See<br>DC<br>chara<br>cterist<br>ics | pF | Depending on pin class | | ### **Electrical Parameters** - 1) Digital supply voltages applied to the TC1165/TC1166 must be static regulated voltages which allow a typical voltage swing of $\pm 5\%$ . - 2) Voltage overshoot up to 1.7 V is permissible at Power-Up and $\overline{PORST}$ low, provided the pulse duration is less than 100 $\mu s$ and the cumulated summary of the pulses does not exceed 1 h. - 3) Voltage overshoot to 4 V is permissible at Power-Up and $\overline{\text{PORST}}$ low, provided the pulse duration is less than 100 $\mu$ s and the cumulated summary of the pulses does not exceed 1 h. - 4) The TC1165/TC1166 uses a static design, so the minimum operation frequency is 0 MHz. Due to test time restriction no lower frequency boundary is tested, however. - 5) The PLL jitter characteristics add to this value according to the application settings. See the PLL jitter parameters. - 6) Applicable for digital outputs. - 7) See additional document "TC1796 Pin Reliability in Overload" for overload current definitions. Data Sheet 87 V0.2, 2006-02 ## **Electrical Parameters** Table 4-4 Pin Groups for Overload/Short-Circuit Current Sum Parameter | Group | Pins | |-------|----------------------------------------------------------------------------------------| | 1 | TRCLK, P5.[7:0], P0.[7:6], P0.[15:14] | | 2 | P0.[13:12], P0.[5:4], P2.[13:8], SOP0A, SON0, FCLP0A, FCLN0 | | 3 | P0.[11:8], P0.[3:0], P3.[13:11] | | 4 | P3[10:0], P3.[15:14] | | 5 | HDRST, PORST, NMI, TESTMODE, BRKIN, BRKOUT, BYPASS, TCK, TRST, TDO, TMS, TDI, P1.[7:4] | | 6 | P1.[3:0], P1.[11:8], P4.[3:0] | | 7 | P2.[7:0], P1.[14:12] | | 8 | P5.[15:8] | ## **Electrical Parameters** ## 4.2 DC Parameters The electrical characteristics of the DC Parameters are detailed in this section. # 4.2.1 Input/Output Pins **Table 4-5** provides the characteristics of the input/output pins of the TC1165/TC1166. Table 4-5 Input/Output DC-Characteristics (Operating Conditions apply) | Parameter | Symbol | | Limit | Values | Unit | <b>Test Conditions</b> | | |---------------------------------------------|---------------|--------|-------------------------------|---------------------------------------|------|-----------------------------------------------------------|--| | | | | | Min. Max. | | | | | General Paramete | ers | | 1 | 1 | 1 | , | | | Pull-up current <sup>1)</sup> | $ I_{PUH} $ | CC | 10 | 100 | μΑ | $V_{\rm IN}$ < $V_{\rm IHAmin}$ ; class A1/A2/Input pads. | | | | | | 20 | 200 | μΑ | $V_{\rm IN} < V_{\rm IHAmin};$ class A3/A4 pads. | | | Pull-down current <sup>1)</sup> | $ I_{PDL} $ | CC | 10 | 150 | μΑ | $V_{\rm IN}$ > $V_{\rm ILAmax}$ ; class A1/A2/Input pads. | | | | | | 20 | 200 | μА | $V_{\rm IN}$ > $V_{\rm ILAmax}$ ; class A3/A4 pads. | | | Pin capacitance <sup>1)</sup> (Digital I/O) | $C_{IO}$ | CC | _ | 10 | pF | f = 1 MHz<br>$T_A$ = 25 °C | | | Input only Pads ( | $V_{DDP}$ = 3 | .13 to | 3.47 V = | 3.3V ±5% | ) | | | | Input low voltage class A1/A2 pins | $V_{ILA}$ | SR | -0.3 | $0.34 imes V_{ m DDP}$ | V | _ | | | Input high voltage class A1/A2 pins | $V_{IHA}$ | SR | $0.64 \times V_{\text{DDP}}$ | $V_{\rm DDP}^{\rm +}$ 0.3 or max. 3.6 | V | Whatever is lower | | | Ratio $V_{\rm IL}/V_{\rm IH}$ | | CC | 0.53 | _ | _ | _ | | | Input low voltage class A3 pins | $V_{ILA3}$ | SR | _ | 0.8 | V | _ | | | Input high voltage class A3 pins | $V_{IHA3}$ | SR | 2.0 | _ | V | _ | | | Input hysteresis | HYSA | CC | $0.1 \times V_{\mathrm{DDP}}$ | _ | V | 2)5) | | | Input leakage current | $I_{OZI}$ | CC | _ | ±3000 | nA | $((V_{DDP}/2)-1) < V_{IN}$<br>$< ((V_{DDP}/2)+1)$ | | | | | | | ±6000 | | otherwise <sup>3)</sup> | | ## **Electrical Parameters** Table 4-5 Input/Output DC-Characteristics (cont'd)(Operating Conditions | Parameter | Symbol | | Limit | Values | Unit | <b>Test Conditions</b> | | | | | |----------------------------------------------------------------|------------------|----|------------------------------|-------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | | | Min. | Max. | | | | | | | | Class A Pads ( $V_{\rm DDP}$ = 3.13 to 3.47 V = 3.3V $\pm$ 5%) | | | | | | | | | | | | Output low voltage <sup>4)</sup> | $V_{OLA}$ | CC | _ | 0.4 | V | $I_{\rm OL}$ = 2 mA for strong driver mode, (Not applicable to Class A1 pins) $I_{\rm OL}$ = 1.8 mA for medium driver mode, A2 pads $I_{\rm OL}$ = 1.4 mA for medium driver mode, A1 pads $I_{\rm OL}$ = 370 $\mu$ A for weak driver mode | | | | | | Output high voltage <sup>3)</sup> | V <sub>OHA</sub> | CC | 2.4 | _ | V | $I_{\rm OH}$ = -2 mA for strong driver mode, (Not applicable to Class A1 pins) $I_{\rm OH}$ = -1.8 mA for medium driver mode, A1/A2 pads $I_{\rm OH}$ = -370 $\mu$ A for weak driver mode | | | | | | | | | V <sub>DDP</sub> - 0.4 | _ | V | $I_{\rm OH}$ = -1.4 mA for strong driver mode, (Not applicable to Class A1 pins) $I_{\rm OH}$ = -1 mA for medium driver mode, A1/A2 pads $I_{\rm OH}$ = -280 $\mu$ A for weak driver mode | | | | | | Input low voltage class A1/2 pins | $V_{ILA}$ | SR | -0.3 | $0.34 \times V_{\text{DDP}}$ | V | _ | | | | | | Input high voltage class A1/2 pins | $V_{IHA}$ | SR | $0.64 \times V_{\text{DDP}}$ | V <sub>DDP</sub> + 0.3 or 3.6 | V | Whatever is lower | | | | | | Ratio $V_{\rm IL}/V_{\rm IH}$ | | CC | 0.53 | _ | _ | | | | | | | Input hysteresis | HYSA | CC | $0.1 \times V_{\text{DDP}}$ | _ | V | 2)5) | | | | | #### **Electrical Parameters** Table 4-5 Input/Output DC-Characteristics (cont'd)(Operating Conditions | Parameter | Symbol | | Limit | t Values | Unit | Test Conditions | | |-----------------------------------------------|---------------------|--------|-----------|----------------|------|------------------------------------------------------------------------------------|--| | | | | Min. | Max. | | | | | Input leakage<br>current Class<br>A2/3/4 pins | $I_{OZA24}$ | CC | _ | ±3000<br>±6000 | nA | $((V_{\rm DDP}/2)-1) < V_{\rm IN} \ < ((V_{\rm DDP}/2)+1)$ otherwise <sup>3)</sup> | | | Input leakage<br>current<br>Class A1 pins | $I_{OZA1}$ | CC | _ | ±500 | nA | $0 \ V < V_IN < V_DDP$ | | | Class C Pads ( $V_{ m DI}$ | <sub>DP</sub> = 3.1 | 3 to 3 | .47 V = 3 | 3.3V ±5%) | | | | | Output low voltage | $V_{OL}$ | CC | 815 | | mV | Parallel termination | | | Output high voltage | $V_{OH}$ | CC | | 1545 | mV | 100 Ω ± 1% | | | Output differential voltage | $V_{OD}$ | CC | 150 | 600 | mV | | | | | | | | | T | 1 | | #### **Class D Pads** Output impedance Output offset voltage | see ADC Characteristics | _ | _ | _ | _ | |-------------------------|---|---|---|---| 1325 140 mV 1) Not subject to production test, verified by design / characterization. CC CC $V_{os}$ $R_0$ - 2) The pads that have spike filter function in the input path: PORST, HDRST, NMI do not have hysteresis. - 3) Only one of these parameters is tested, the other is verified by design characterization 1075 40 - 4) Max. resistance between pin and next power supply pin 25 $\Omega$ for strong driver mode (verified by design characterization). - 5) Function verified by design, value is not subject to production test verified by design/characterization. Hysteresis is implemented to avoid metastable states and switching due to internal ground bounce. It cannot be guaranteed that it suppresses switching due to external system noise. Data Sheet 91 V0.2, 2006-02 ## **Electrical Parameters** # 4.2.2 Analog to Digital Converter (ADC0) Table 4-6 provides the characteristics of the ADC module in the TC1165/TC1166. Table 4-6 ADC Characteristics (Operating Conditions apply) | Parameter | Symbol | | Lim | it Valu | es | Unit | Test Conditions / | | |-------------------------------------------------|---------------------------------|-------------------------------------------|---------------------------|-----------|---------------------------------|-------------------------|----------------------------------------------------|--| | | | | Min. | Тур. | Max. | | Remarks | | | Analog supply | $V_{DDM}$ | SR | 3.13 | 3.3 | 3.47 <sup>1)</sup> | V | _ | | | voltage | $V_{DD}$ | SR | 1.42 | 1.5 | 1.58 <sup>2)</sup> | V | Power supply for ADC digital part, internal supply | | | Analog ground voltage | $V_{SSM}$ | SR | -0.1 | _ | 0.1 | V | - | | | Analog reference voltage 17) | $V_{AREFx}$ | SR | V <sub>AGNDx</sub> + | $V_{DDM}$ | V <sub>DDM</sub> + 0.05 (1)3)4) | V | - | | | Analog reference ground <sup>17)</sup> | $V_{AGNDx}$ | SR | V <sub>SSMx</sub> - 0.05V | 0 | V <sub>AREF</sub> | V | - | | | Analog reference voltage range <sup>5)17)</sup> | $V_{ m AREFx}$ - $V_{ m AGNDx}$ | SR | $V_{DDM}/2$ | | V <sub>DDM</sub> + 0.05 | | | | | Analog input voltage range | $V_{AIN}$ | SR | $V_{AGNDx}$ | _ | V <sub>AREFx</sub> | V | - | | | V <sub>DDM</sub> supply current | $I_{DDM}$ | SR | | 2.5 | 4 | mA<br>rms | 6) | | | Power-up calibration time | $t_{PUC}$ | CC | _ | _ | 3840 | f <sub>ADC</sub><br>CLK | _ | | | Internal ADC | $f_{BC}$ | CC | 2 | _ | 40 | MHz | $f_{\rm BC} = f_{\rm ANA} \times 4$ | | | clocks | $f_{ANA}$ | CC | 0.5 | _ | 10 | MHz | $f_{ANA} = f_{BC} / 4$ | | | Sample time $t_{\rm S}$ CC | | $4 \times (CHCONn.STC + 2) \times t_{BC}$ | | | μS | - | | | | | | | $8 \times t_{BC}$ | _ | _ | μS | | | ## **Electrical Parameters** Table 4-6 ADC Characteristics (cont'd) (Operating Conditions apply) | Parameter | Symbol | | Lim | it Valu | es | Unit | Test Conditions /<br>Remarks | | |---------------------------------|---------------------------------|----|-----------------------------------------------------|-----------------------------------------------------|--------------------|------|-------------------------------------------------------------|--| | | | | Min. | Тур. | Max. | | | | | Conversion time | $t_{\rm C}$ | CC | <i>t</i> <sub>S</sub> + 40 × | $t_{\rm BC}$ + 2 | $2 \times t_{DIV}$ | μS | For 8-bit conversion | | | | | | t <sub>S</sub> + 48 × | $t_{\rm S}$ + 48 × $t_{\rm BC}$ + 2 × $t_{\rm DIV}$ | | | For 10-bit conversion | | | | | | $t_{\rm S}$ + 56 × $t_{\rm BC}$ + 2 × $t_{\rm DIV}$ | | | μS | For 12-bit conversion | | | Total unadjusted | TUE <sup>7)</sup> | CC | _ | _ | ±1 | LSB | For 8-bit conv. | | | error <sup>5)</sup> | | | _ | _ | ±2 | LSB | For 10-bit conv. | | | | | | _ | _ | ±4 | LSB | For 12-bit conv. <sup>8)9)</sup> | | | | | | _ | _ | ±8 | LSB | For 12-bit conv. <sup>10)9)</sup> | | | DNL error <sup>11)5)</sup> | TUE <sub>DNL</sub> | CC | _ | ±1.5 | ±3.0 | LSB | For 12-bit conv. 12) | | | INL error <sup>11)5)</sup> | TUE <sub>INL</sub> | CC | _ | ±1.5 | ±3.0 | LSB | For 12-bit conv. 12) | | | Gain error <sup>11)5)</sup> | TUE <sub>GAIN</sub> | CC | _ | ±0.5 | ±3.5 | LSB | For 12-bit conv. 12) | | | Offset error <sup>11)5)</sup> | TUE <sub>OFF</sub> | CC | _ | ±1.0 | ±4.0 | LSB | For 12-bit conv. 12) | | | Input leakage current at analog | I <sub>OZ1</sub> <sup>14)</sup> | CC | -1000 | _ | 300 | nA | $(0\% \ V_{\rm DDM}) < V_{\rm IN} < (2\% \ V_{\rm DDM})$ | | | inputs AN0, AN1<br>and AN31. | | | -200 | | 400 | nA | $(2\% \ V_{\rm DDM}) < V_{\rm IN} < (95\% \ V_{\rm DDM})$ | | | see Figure 4-3 <sup>13)</sup> | | | -200 | | 1000 | nA | $(95\%\ V_{\rm DDM}) < V_{\rm IN} < (98\%\ V_{\rm DDM})$ | | | | | | -200 | | 3000 | nA | $(98\% \ V_{\rm DDM}) < V_{\rm IN} < (100\% \ V_{\rm DDM})$ | | ## **Electrical Parameters** Table 4-6 ADC Characteristics (cont'd) (Operating Conditions apply) | Parameter | Symbol | | Lin | nit Valu | ies | Unit | Test Conditions / | |-----------------------------------------------------------------------------|---------------------------------|----|-------|----------|------|-----------|------------------------------------------------------------------------------------------------------------------------------------| | | | | Min. | Тур. | Max. | | Remarks | | Input leakage current at analog | I <sub>OZ1</sub> <sup>14)</sup> | CC | -1000 | _ | 200 | nA | $(0\% \ V_{\rm DDM}) < V_{\rm IN} < (2\% \ V_{\rm DDM})$ | | inputs AN2 to<br>AN30, see<br>Figure 4-3 | | | -200 | | 300 | nA | $(2\% \ V_{\rm DDM}) < V_{\rm IN} < (95\% \ V_{\rm DDM})$ | | rigule 4-5 | | | -200 | | 1000 | nA | $(95\% \ V_{\rm DDM}) < V_{\rm IN} < (98\% \ V_{\rm DDM})$ | | | | | -200 | | 3000 | nA | $(98\% \ V_{\rm DDM}) < V_{\rm IN} < (100\% \ V_{\rm DDM})$ | | Input leakage current at $V_{AREF}$ | $I_{OZ2}$ | CC | _ | _ | ±1 | μΑ | $\begin{array}{l} \text{0 V} < V_{\text{AREF}} < \\ V_{\text{DDM,}} \text{ no} \\ \text{conversion} \\ \text{running} \end{array}$ | | Input current at $V_{AREF}^{-17)}$ | $I_{AREF}$ | CC | _ | 35 | 75 | μA<br>rms | $ \begin{array}{c c} 0 \ V < V_{AREF} < \\ V_{DDM} \end{array} $ | | Total capacitance of the voltage reference inputs <sup>16)17)</sup> | $C_{AREFTOT}$ | CC | _ | - | 25 | pF | 9) | | Switched capacitance at the positive reference voltage input <sup>17)</sup> | $C_{AREFSW}$ | CC | - | 15 | 20 | pF | 9)18) | | Resistance of the reference voltage input path <sup>16)</sup> | $R_{AREF}$ | CC | _ | 1 | 1.5 | kΩ | 500 Ohm<br>increased for<br>AN[1:0] used as<br>reference input <sup>9)</sup> | | Total capacitance of the analog inputs <sup>16)</sup> | $C_{AINTOT}$ | CC | _ | - | 25 | pF | 6)9) | | Switched capacitance at the analog voltage inputs | $C_{AINSW}$ | CC | _ | _ | 7 | pF | 9)19) | #### **Electrical Parameters** **Table 4-6** ADC Characteristics (cont'd) (Operating Conditions apply) | Parameter | Symbol | | Lin | nit Valu | es | Unit | Test Conditions / | |--------------------------------------------------------------------------------|--------------------|----|------|-----------|------------|------|--------------------------------------------| | | | | Min. | Тур. | Max. | | Remarks | | ON resistance of<br>the transmission<br>gates in the<br>analog voltage<br>path | R <sub>AIN</sub> | CC | - | 1 | 1.5 | kΩ | 9) | | ON resistance for<br>the ADC test<br>(pull-down for<br>AIN7) | R <sub>AIN7T</sub> | CC | 200 | 300 | 1000 | Ω | Test feature<br>available only for<br>AIN7 | | Current through<br>resistance for the<br>ADC test (pull-<br>down for AIN7) | $I_{AIN7T}$ | CC | _ | 15<br>rms | 30<br>peak | mA | Test feature<br>available only for<br>AIN7 | - 1) Voltage overshoot to 4 V are permissible, provided the pulse duration is less than 100 $\mu$ s and the cumulated summary of the pulses does not exceed 1 h. - 2) Voltage overshoot to 1.7 V are permissible, provided the pulse duration is less than 100 $\mu$ s and the cumulated summary of the pulses does not exceed 1 h. - 3) A running conversion may become inexact in case of violating the normal operating conditions (voltage overshoot). - 4) If the reference voltage VAREF increases or the VDDM decreases, so that VAREF = ( VDDM + 0.05 V to VDDM + 0.07 V), then the accuracy of the ADC decreases by 4LSB12. - 5) If a reduced reference voltage in a range of $V_{\rm DDM}/2$ to $V_{\rm DDM}$ is used, then the ADC converter errors increase. If the reference voltage is reduced with the factor k (k<1), then TUE, DNL, INL Gain and Offset errors increase with the factor 1/k. - If a reduced reference voltage in a range of 1 V to $V_{\rm DDM}/2$ is used, then there are additional decrease in the ADC speed and accuracy. - 6) Current peaks of up to 6 mA with a duration of max. 2 ns may occur - 7) TUE is tested at $V_{\rm AREF}$ = 3.3 V, $V_{\rm AGND}$ = 0 V and $V_{\rm DDM}$ = 3.3 V - 8) ADC module capability. - 9) Not subject to production test, verified by design / characterization. - 10) Value under typical application conditions due to integration (switching noise, etc.). - 11) The sum of DNL/INL/Gain/Offset errors does not exceed the related TUE total unadjusted error. - 12) For 10-bit conversions the DNL/INL/Gain/Offset error values must be multiplied with factor 0.25. For 8-bit conversions the DNL/INL/Gain/Offset error values must be multiplied with 0.0625. - 13) The leakage current definition is a continuous function, as shown in Figure 4-3. The numerical values defined determine the characteristic points of the given continuous linear approximation they do not define step function. - 14) Only one of these parameters is tested, the other is verified by design characterization. Data Sheet 95 V0.2, 2006-02 #### **Electrical Parameters** - 15) $I_{\text{AREF\_MAX}}$ is valid for the minimum specified conversion time. The current flowing during an ADC conversion with a duration of up to $t_{\text{C}}$ = 25 $\mu$ s can be calculated with the formula $I_{\text{AREF\_MAX}} = Q_{\text{CONV}}/t_{\text{C}}$ . Every conversion needs a total charge of $Q_{\text{CONV}}$ = 150pC from $V_{\text{AREF}}$ . All ADC conversions with a duration longer than $t_{\text{C}}$ = 25 $\mu$ s consume an $I_{\text{AREF\_MAX}}$ = 6 $\mu$ A. - 16) For the definition of the parameters see also Figure 4-2. - 17) Applies to AIN0 and AIN1, when used as auxiliary reference inputs. - 18) This represents an equivalent switched capacitance. This capacitance is not switched to the reference voltage at once. Instead of this smaller capacitances are successively switched to the reference voltage. - 19) The sampling capacity of the conversion C-Network is pre-charged to $V_{\rm AREF}/2$ before the sampling moment. Because of the parasitic elements the voltage measured at AINx is lower then $V_{\rm AREF}/2$ . Figure 4-1 ADC0 Clock Circuit Data Sheet 96 V0.2, 2006-02 ## **Electrical Parameters** Figure 4-2 ADC0 Input Circuits ## **Electrical Parameters** Figure 4-3 ADC0 Analog Inputs Leakage ## **Electrical Parameters** # 4.2.3 Fast Analog to Digital Converter (FADC) Table 4-7 provides the characteristics of the FADC module in the TC1165/TC1166. **Table 4-7 FADC Characteristics (Operating Conditions apply)** | Parameter | Symbol | | Limit | Values | Unit | Remarks | | |-------------------------------------------|--------------------------------|----|---------------------------|-----------------------------|------|--------------------------------------------------------------------------------------------|--| | | | | Min. | Max. | | Conditions | | | DNL error | $E_{DNL}$ | CC | _ | ±1 | LSB | 12) | | | INL error | $E_{INL}$ | CC | _ | ±4 | LSB | 12) | | | Gradient error <sup>1)12)</sup> | $E_{GRAD}$ | CC | _ | ±3 | % | <sup>2)</sup> With calibration,<br>gain 1, 2 | | | | | | _ | ±5 | % | Without calibration gain 1, 2, 4 | | | | | | _ | ±6 | % | Without calibration gain 8 | | | Offset error <sup>12)</sup> | $E_{OFF}^{3)}$ | CC | _ | ±20 <sup>4)</sup> | mV | <sup>2)</sup> With calibration | | | | | | _ | ±60 <sup>4)</sup> | mV | Without calibration | | | Reference error of internal $V_{FAREF}/2$ | $E_{REF}$ | CC | _ | ±60 | mV | _ | | | Input leakage current at analog inputs | I <sub>OZ1</sub> <sup>6)</sup> | CC | -1000 | 300 | nA | $(0\% \ V_{\rm DDM}) < V_{\rm IN} < (2\% \ V_{\rm DDM})$ | | | AN32 to AN35. 5) see <b>Figure 4-5</b> | | | -200 | 400 | nA | $(2\% \ V_{\rm DDM}) < V_{\rm IN} < (95\% \ V_{\rm DDM})$ | | | | | | -200 | 1000 | nA | $\begin{array}{c} (95\% \ V_{\rm DDM}) < V_{\rm IN} < \\ (98\% \ V_{\rm DDM}) \end{array}$ | | | | | | -200 | 3000 | nA | $(98\% \ V_{\rm DDM}) < V_{\rm IN} < (100\% \ V_{\rm DDM})$ | | | Analog supply | $V_{DDMF}$ | SR | 3.13 | 3.47 <sup>7)</sup> | V | _ | | | voltages | $V_{DDAF}$ | SR | 1.42 | 1.58 <sup>8)</sup> | V | _ | | | Analog ground voltage | $V_{SSAF}$ | SR | -0.1 | 0.1 | V | - | | | Analog reference voltage | $V_{FAREF}$ | SR | 3.13 | 3.47 <sup>7)9)</sup> | V | Nominal 3.3 V | | | Analog reference ground | $V_{FAGND}$ | SR | V <sub>SSAF</sub> - 0.05V | V <sub>SSAF</sub><br>+0.05V | V | - | | | Analog input voltage range | $V_{AINF}$ | SR | $V_{FAGND}$ | $V_{DDMF}$ | V | _ | | #### **Electrical Parameters** Table 4-7 FADC Characteristics (cont'd)(Operating Conditions apply) | Parameter | Symbol | | Limit Values | | Unit | Remarks | | |-------------------------------------------------------------------------|-------------------|----|--------------|------|----------------------|-----------------------------|--| | | | | Min. | Max. | | Conditions | | | Analog supply | $I_{DDMF}$ | SR | _ | 9 | mA | _ | | | currents | $I_{DDAF}$ | SR | _ | 17 | mA | 10) | | | Input current at each $V_{\rm FAREF}$ | $I_{FAREF}$ | CC | _ | 150 | μA<br>rms | Independent of conversion | | | Input leakage current at $V_{\rm FAREF}^{\rm 11)}$ | $I_{FOZ2}$ | CC | _ | ±500 | nA | $0 \ V < V_{IN} < V_{DDMF}$ | | | Input leakage current at $V_{\rm FAGND}$ | $I_{FOZ3}$ | CC | | ±8 | μΑ | | | | Conversion time | $t_{\rm C}$ | CC | _ | 21 | CLK of $f_{\rm ADC}$ | For 10-bit conv. | | | Converter Clock | $f_{ADC}$ | CC | _ | 80 | MHz | _ | | | Input resistance of<br>the analog voltage<br>path (Rn, Rp) | R <sub>FAIN</sub> | CC | 100 | 200 | kΩ | 12) | | | Channel Amplifier Cutoff Frequency | $f_{COFF}$ | CC | 2 | | MHz | _ | | | Settling Time of a<br>Channel Amplifier<br>after changing ENN<br>or ENP | $t_{SET}$ | CC | | 5 | μsec | _ | | - 1) Calibration of the gain is possible for the gain of 1 and 2, and not possible for the gain of 4 and 8. - 2) Callibration should be performed at each power-up. In case of continuous operation, callibration should be performed minimum once per week. - 3) The offset error voltage drifts over the whole temperature range typically ±2 LSB. - 4) Applies when the gain of the channel equals one. For the other gain settings, the offset error increases; it must be multiplied with the applied gain. - 5) The leakage current definition is a continuous function, as shown in Figure 4-5. The numerical values defined determine the characteristic points of the given continuous linear approximation - they do not define step function. - 6) Only one of these parameters is tested, the other is verified by design characterization. - 7) Voltage overshoot to 4 V are permissible, provided the pulse duration is less than 100 $\mu$ s and the cumulated summary of the pulses does not exceed 1 h. - 8) Voltage overshoot to 1.7 V are permissible, provided the pulse duration is less than 100 $\mu$ s and the cumulated sum of the pulses does not exceed 1 h. - 9) A running conversion may become inexact in case of violating the normal operating conditions (voltage overshoots). - 10) Current peaks of up to 40 mA with a duration of max. 2 ns may occur Data Sheet 100 V0.2, 2006-02 ### **Electrical Parameters** - 11) This value applies in power-down mode. - 12) Not subject to production test, verified by design / characterization. The calibration procedure should run after each power-up, when all power supply voltages and the reference voltage have stabilized. The offset calibration must run first, followed by the gain calibration. Figure 4-4 FADC Input Circuits ## **Electrical Parameters** Figure 4-5 Analog Inputs AN32-AN35 Leakage ## **Electrical Parameters** ### 4.2.4 Oscillator Pins Table 4-8 provides the characteristics of the oscillator pins in the TC1165/TC1166. **Table 4-8** Oscillator Pins Characteristics (Operating Conditions apply) | Parameter | Symbol | | Limit | values | Unit | Test Conditions | |-------------------------------------------|---------------|----|--------------------------------|----------------------------------|------|---------------------------------------------------| | | | | Min. | Max. | | | | Frequency Range | $f_{\rm osc}$ | CC | 4 | 25 | MHz | _ | | Input low voltage at XTAL1 <sup>1)</sup> | $V_{ILX}$ | SR | -0.2 | $0.3 \times V_{\mathrm{DDOSC3}}$ | V | _ | | Input high voltage at XTAL1 <sup>1)</sup> | $V_{IHX}$ | SR | $0.7 \times V_{\text{DDOSC3}}$ | V <sub>DDOSC3</sub> + 0.2 | V | _ | | Input current at XTAL1 | $I_{IX1}$ | CC | _ | ±25 | μΑ | $0 \text{ V} < V_{\text{IN}} < V_{\text{DDOSC3}}$ | <sup>1)</sup> If the XTAL1 pin is driven by a crystal, reaching a minimum amplitude (peak-to-peak) of $0.3 \times V_{\rm DDOSC3}$ is necessary. Note: It is strongly recommended to measure the oscillation allowance (negative resistance) in the final target system (layout) to determine the optimal parameters for the oscillator operation. Please refer to the limits specified by the crystal supplier. Data Sheet 103 V0.2, 2006-02 ## **Electrical Parameters** # 4.2.5 Temperature Sensor Table 4-9 provides the characteristics of the temperature sensor in the TC1165/TC1166. **Table 4-9 Temperature Sensor Characteristics** (Operating Conditions apply) | Parameter | Syml | bol | Limi | Unit | Remarks | | |-------------------------------------|------------|-----|----------------------|------|-------------------|----------------------| | | | | Min. | Max. | | | | Temperature<br>Sensor Range | $T_{SR}$ | SR | -40 | 150 | °C | _ | | Start-up time after resets inactive | $t_{TSST}$ | SR | | 10 | μS | | | Temperature of the die at | $T_{TS}$ | CC | $T_{TS}$ = (ADC_Code | °C | 10-bit ADC result | | | the sensor<br>location | | | $T_{TS}$ = (ADC_Code | °C | 12Bit ADC result | | | Sensor<br>Inaccuracy | $T_{TSA}$ | CC | | ±10 | °C | | | A/D Converter clock for DTS signal | $f_{ANA}$ | SR | _ | 10 | MHz | Conversion with ADC0 | Data Sheet 104 V0.2, 2006-02 ### **Electrical Parameters** # 4.2.6 Power Supply Current **Table 4-10** provides the characteristics of the power supply current in the TC1165/TC1166. **Table 4-10** Power Supply Current (Operating Conditions apply) | Parameter | Symbol | | Limit | Value | S | Unit | Test | |---------------------------------------------------------------------|---------------------------------|----|----------------|--------------------|-------------------|------|-------------------------------------------------------------------| | | | | Min. | Тур. | Max. | | Conditions /<br>Remarks | | $\overline{\text{PORST}}$ low current at $V_{\text{DD}}$ | $I_{ m DD\_PORST}$ | CC | _ | _ | 63 | mA | The PLL running at the base frequency | | $\overline{\text{PORST}} \text{ low current at } \\ V_{\text{DDP}}$ | $I_{DDP\_PORST}$ | CC | _ | _ | 5 | mA | The PLL running at the base frequency | | Active mode core supply current <sup>1)</sup> | $I_{DD}$ | CC | _ | _ | 260 | mA | $f_{\text{CPU}}$ = 80MHz<br>$f_{\text{CPU}}/f_{\text{SYS}}$ = 1:1 | | Active mode analog supply current | $I_{\rm DDAx;} \\ I_{\rm DDMx}$ | CC | _ | _ | _ | mA | See<br>ADC0/FADC | | Oscillator and PLL core power supply | $I_{DDOSC}$ | CC | _ | _ | 5 | mA | _ | | Oscillator and PLL pads power supply | $I_{\rm DDOSC3}$ | CC | _ | _ | 3.6 <sup>2)</sup> | mA | _ | | FLASH power supply current | $I_{DDFL3}$ | CC | _ | _ | 45 | mA | _ | | LVDS port supply (via $V_{\rm DDP}$ ) <sup>3)</sup> | $I_{LVDS}$ | CC | _ | _ | 25 | mA | LVDS pads active | | Maximum Allowed Power Dissipation <sup>4)</sup> | $P_{Dmax}$ | SR | $P_{D} \times$ | R <sub>TJA</sub> < | 40°C | _ | At worst case,<br>T <sub>A</sub> = 85 °C | <sup>1)</sup> Infineon Power Loop: CPU running, all peripherals active. The power consumption of each custom application will most probably be lower than this value, but must be evaluated separately. Data Sheet 105 V0.2, 2006-02 <sup>2)</sup> Estimated value; double-bonded at package level with $V_{DDP}$ . <sup>3)</sup> In case the LVDS pads are disabled, the power consumption per pair is negligible (less than 1mA). <sup>4)</sup> For the calculation of the junction to ambient thermal resistance R<sub>TJA</sub>, see Chapter 5.1. ### **Electrical Parameters** ### 4.3 AC Parameters All AC parameters are defined with the temperature compensation disabled, which means that pads are constantly kept at the maximum strength. # 4.3.1 Testing Waveforms The testing waveforms for rise/fall time, output delay and output high impedance are shown in Figure 4-6, Figure 4-7 and Figure 4-8. Figure 4-6 Rise/Fall Time Parameters Figure 4-7 Testing Waveform, Output Delay Figure 4-8 Testing Waveform, Output High Impedance ## **Electrical Parameters** # 4.3.2 Output Rise/Fall Times **Table 4-11** provides the characteristics of the output rise/fall times in the TC1165/TC1166. **Table 4-11 Output Rise/Fall Times** (Operating Conditions apply) | Parameter | Symbol | Limit | Values | Unit | Test Conditions | |------------------------------------------------|-------------------------------------|-------|--------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Min. | Max. | | | | Class A1 Pads | | • | 1 | • | | | Rise/fall times <sup>1)</sup> Class A1 pads | $t_{RA1}, t_{FA1}$ | | 50<br>140<br>18000<br>150<br>550<br>65000 | ns | Regular (medium) driver, 50 pF<br>Regular (medium) driver, 150 pF<br>Regular (medium) driver, 20 nF<br>Weak driver, 20 pF<br>Weak driver, 150 pF<br>Weak driver, 20 000 pF | | Class A2 Pads | · | | • | | | | Rise/fall times <sup>1)</sup><br>Class A2 pads | t <sub>FA2</sub> , t <sub>FA2</sub> | | 3.3<br>6<br>5.5<br>16<br>50<br>140<br>18000<br>150<br>550<br>65000 | ns | Strong driver, sharp edge, 50 pF<br>Strong driver, sharp edge, 100pF<br>Strong driver, med. edge, 50 pF<br>Strong driver, soft edge, 50 pF<br>Medium driver, 50 pF<br>Medium driver, 150 pF<br>Medium driver, 20 000 pF<br>Weak driver, 20 pF<br>Weak driver, 150 pF<br>Weak driver, 20 000 pF | | Class A3 Pads | | • | 1 | • | | | Rise/fall times 1) Class A3 pads | t <sub>FA3</sub> , t <sub>FA3</sub> | | 2.5 | ns | 50 pF | | Class A4 Pads | · | | • | | | | Rise/fall times 1) Class A4 pads | t <sub>FA4</sub> , t <sub>FA4</sub> | | 2.0 | ns | 25 pF | | Class C Pads | • | | • | | | | Rise/fall times<br>Class C pads | $t_{rC,} t_{fC}$ | | 2 | ns | | <sup>1)</sup> Not all parameters are subject to production test, but verified by design/characterization and test correlation. Data Sheet 107 V0.2, 2006-02 ### **Electrical Parameters** ## 4.3.3 Power Sequencing There is a restriction for the power sequencing of $V_{\rm DD}$ and $V_{\rm DDP}$ as shown in **Figure 4-9**: $V_{\rm DDP}$ must always be higher than $V_{\rm DD}$ - 0.5 V. The gray area shows the valid range for $V_{\rm DDP}$ . Figure 4-9 $V_{\rm DDP}$ / $V_{\rm DD}$ Power Up Sequence All ground pins $V_{SS}$ must be externally connected to one single star point in the system. The difference voltage between the ground pins must not exceed 200 mV. The PORST signal must be activated at latest before any power supply voltage falls below the levels shown on the figure below. In this case, only the memory row that was the target of the write at the moment of the power loss will contain unreliable content. Additionally, the PORST signal should be activated as soon as possible. The sooner the PORST signal is activated, the less time the system operates outside of the normal operating power supply range. ## **Electrical Parameters** Figure 4-10 Power Down / Power Loss Sequence ## **Electrical Parameters** # 4.3.4 Power, Pad and Reset Timing Table 4-12 provides the characteristics of the power, pad and reset timing in the TC1165/TC1166. Table 4-12 Power, Pad and Reset Timing Parameters | Parameter | Symbol | | Limit \ | /alues | Unit | | |-------------------------------------------------------------------------------|----------------|----|------------------------------------|------------------------------|-----------|--| | | | | Min. | Max. | | | | Min. $V_{\rm DDP}$ voltage to ensure defined pad states <sup>1)</sup> | $V_{DDPPA}$ | CC | 0.6 | - | V | | | Oscillator start-up time <sup>2)</sup> | $t_{ m OSCS}$ | CC | _ | 10 | ms | | | Minimum PORST active time after power supplies are stable at operating levels | $t_{POA}$ | SR | 10 | _ | ms | | | HDRST pulse width | $t_{HD}$ | CC | 1024 clock<br>cycles <sup>3)</sup> | _ | $f_{SYS}$ | | | PORST rise time | $t_{POR}$ | SR | _ | 50 | ms | | | Setup time to PORST rising edge <sup>4)</sup> | $t_{POS}$ | SR | 0 | _ | ns | | | Hold time from PORST rising edge <sup>4)</sup> | $t_{POH}$ | SR | 100 | _ | ns | | | Setup time to HDRST rising edge <sup>5)</sup> | $t_{HDS}$ | SR | 0 | _ | ns | | | Hold time from HDRST rising edge <sup>5)</sup> | $t_{HDH}$ | SR | 100 + (2 × 1/f <sub>SYS</sub> ) | _ | ns | | | Ports inactive after PORST reset active <sup>6)7)</sup> | $t_{PIP}$ | CC | _ | 150 | ns | | | Ports inactive after HDRST reset active <sup>8)</sup> | $t_{Pl}$ | CC | _ | 150 + 5 × 1/f <sub>SYS</sub> | ns | | | | $V_{PORST3.3}$ | SR | _ | 2.9 | V | | | | $V_{PORST1.5}$ | SR | _ | 1.32 | V | | | Power-on Reset Boot Time <sup>10)</sup> | $t_{BP}$ | CC | 2.15 | 3.50 | mS | | | Hardware/Software Reset Boot Time at $f_{\rm CPU}$ =80MHz <sup>11)</sup> | $t_{B}$ | CC | 500 | 800 | μS | | <sup>1)</sup> This parameter is valid under assumption that $\overline{\text{PORST}}$ signal is constantly at low-level during the power-up/power-down of the $V_{\text{DDP}}$ . <sup>2)</sup> This parameter is verified by device characterization. The external oscillator circuitry must be optimized by the customer and checked for negative resistance as recommended and specified by crystal suppliers. <sup>3)</sup> Any $\overline{\text{HDRST}}$ activation is internally prolonged to 1024 FPI bus clock ( $f_{\text{SYS}}$ ) cycles. ### **Electrical Parameters** - 4) Applicable for input pins TESTMODE, TRST, BRKIN, and TXD1A with noise suppression filter of PORST switched-on (BYPASS = 0). - 5) The setup/hold values are applicable for Port 0 and Port 4 input pins with noise suppression filter of HDRST switched-on (BYPASS = 0), independently whether HDRST is used as input or output. - 6) Not subject to production test, verified by design / characterization. - 7) This parameter includes the delay of the analog spike filter in the PORST pad. - 8) Not subject to production test, verified by design / characterization. - 9) In case of power loss during internal flash write, prevents Flash write to random address. - 10) Booting from Flash, the duration of the boot-time is defined between the rising edge of the PORST and the moment when the first user instruction has entered the CPU and its processing starts. - 11) Booting from Flash, the duration of the boot time is defined between the following events: - 1. Hardware reset: the falling edge of a short $\overline{\text{HDRST}}$ pulse and the moment when the first user instruction has entered the CPU and its processing starts, if the $\overline{\text{HDRST}}$ pulse is shorter than $1024 \times T_{\text{SYS}}$ . - If the $\overline{\text{HDRST}}$ pulse is longer than $1024 \times T_{\text{SYS}}$ , only the time beyond the $1024 \times T_{\text{SYS}}$ should be added to the boot time ( $\overline{\text{HDRST}}$ falling edge to first user instruction). - 2. Software reset: the moment of starting the software reset and the moment when the first user instruction has entered the CPU and its processing starts Figure 4-11 Power, Pad and Reset Timing Data Sheet 111 V0.2, 2006-02 ## **Electrical Parameters** ## 4.3.5 Phase Locked Loop (PLL) **Section 4.3.5** provides the characteristics of the PLL parameters and its operation in the TC1165/TC1166. Note: All PLL characteristics defined on this and the next page are verified by design characterization. **Table 4-13 PLL Parameters (Operating Conditions apply)** | Parameter | Symbol | Lim | Limit Values | | | |----------------------------------|-------------------|---------|--------------|-----|--| | | | Min. | Max. | | | | Accumulated jitter | $D_{P}$ | See Fig | ure 4-12 | _ | | | VCO frequency range | $f_{VCO}$ | 400 | 500 | MHz | | | | | 500 | 600 | MHz | | | | | 600 | 700 | MHz | | | PLL base frequency <sup>1)</sup> | $f_{\sf PLLBASE}$ | 140 | 320 | MHz | | | | | 150 | 400 | MHz | | | | | 200 | 480 | MHz | | | PLL lock-in time | $t_{L}$ | _ | 200 | μS | | <sup>1)</sup> The CPU base frequency which is selected after reset is calculated by dividing the limit values by 16 (this is the K factor after reset). # **Phase Locked Loop Operation** When PLL operation is enabled and configured, the PLL clock $f_{\rm VCO}$ (and with it the CPU clock $f_{\rm CPU}$ ) is constantly adjusted to the selected frequency. The relation between $f_{\rm VCO}$ and $f_{\rm SYS}$ is defined by: $f_{\rm VCO}$ = K $\times f_{\rm CPU}$ . The PLL causes a jitter of $f_{\rm CPU}$ and affects the clock outputs TRCLK and SYSCLK (P4.3) which are derived from the PLL clock $f_{\rm VCO}$ . There are two formulas that define the (absolute) approximate maximum value of jitter $D_{\rm P}$ in ns dependent on the K-factor, the CPU clock frequency $f_{\rm CPU}$ in MHz, and the number P of consecutive $f_{\rm CPU}$ clock periods. $$P \times K < 900 \qquad Dp[ns] = \pm \left(\frac{5 \times P}{fcpu[MHz]} + 0, 9\right)$$ (4.1) $$P \times K \ge 900$$ $Dp[ns] = \pm \left(\frac{4500}{fcpu[MHz] \times K} + 0, 9\right)$ (4.2) K: K-Divider Value P : Number of $f_{CPU}$ periods $D_{\mathsf{P}}$ : Jitter in ns $f_{CPU}$ : CPU frequency in MHz ### **Electrical Parameters** Note: The frequency of system clock $f_{SYS}$ can be selected to be either $f_{CPU}$ or $f_{CPU}/2$ . With rising number P of clock cycles the maximum jitter increases linearly up to a value of P that is defined by the K-factor of the PLL. Beyond this value of P the maximum accumulated jitter remains at a constant value. Further, a lower CPU clock frequency $f_{\text{CPU}}$ results in a higher absolute maximum jitter value. **Figure 4-12** illustrates the jitter curve for several K/ $f_{CPII}$ combinations. Figure 4-12 Approximated Maximum Accumulated PLL Jitter for Typical CPU Clock Frequencies $f_{\text{CPU}}$ (overview) Data Sheet 113 V0.2, 2006-02 ### **Electrical Parameters** Figure 4-13 Approximated Maximum Accumulated PLL Jitter for Typical CPU Clock Frequencies $f_{CPU}$ (detail) Note: The maximum peak-to-peak noise on the main oscillator and PLL power supply (measured between $V_{DDOSC}$ and $V_{SSOSC}$ ) is limited to a peak-to-peak voltage of $V_{PP} = 10 \text{ mV}$ . This condition can be achieved by appropriate blocking to the supply pins and using PCB supply and ground planes. Data Sheet 114 V0.2, 2006-02 ## **Electrical Parameters** # 4.3.6 Debug Trace Timing $V_{\rm SS}$ = 0 V; $V_{\rm DDP}$ = 3.13 to 3.47 V (Class A); $T_{\rm A}$ = -40 °C to +85 °C; $C_{\rm L}$ (TRCLK) = 25 pF; $C_{\rm L}$ (TR[15:0]) = 50 pF Table 4-14 Debug Trace Timing Parameter<sup>1)</sup> | Parameter | Symbol | Limit \ | Values | Unit | |-------------------------------|----------|---------|--------|------| | | | Min. | Max. | | | TR[15:0] new state from TRCLK | $t_9$ CC | -1 | 4 | ns | <sup>1)</sup> Not subject to production test, verified by design/characterization. Figure 4-14 Debug Trace Timing Data Sheet 115 V0.2, 2006-02 ## **Electrical Parameters** # 4.3.7 Timing for JTAG Signals (Operating Conditions apply, $C_L = 50 pF$ ) Table 4-15 TCK Clock Timing Parameter | Parameter | Symb | ol | Lin | Unit | | |--------------------------------|----------------|----|------|------|----| | | | | Min. | Max. | | | TCK clock period <sup>1)</sup> | $t_{TCK}$ | SR | 25 | _ | ns | | TCK high time | t <sub>1</sub> | SR | 10 | _ | ns | | TCK low time | $t_2$ | SR | 10 | _ | ns | | TCK clock rise time | $t_3$ | SR | _ | 4 | ns | | TCK clock fall time | $t_4$ | SR | _ | 4 | ns | <sup>1)</sup> $f_{\rm TCK}$ should be lower or equal to $f_{\rm SYS}$ Figure 4-15 TCK Clock Timing ## **Electrical Parameters** Table 4-16 JTAG Timing Parameter<sup>1)</sup> | Parameter | Symbol | | Symbol Limit Value | | Unit | Test<br>Conditions / | | |-----------------------------------------------------------|-----------------------|----|--------------------|------|------|-----------------------------|--| | | | | Min. | Max. | | Remarks | | | TMS setup to TCK | $t_1$ | SR | 6.0 | _ | ns | - | | | TMS hold to TCK | $t_2$ | SR | 6.0 | _ | ns | _ | | | TDI setup to TCK | $t_1$ | SR | 6.0 | _ | ns | _ | | | TDI hold to TCK | $t_2$ | SR | 6.0 | _ | ns | _ | | | TDO valid output from TCK <sup>2)</sup> | $t_3$ | CC | _ | 14.5 | ns | $C_L = 50 \text{ pF}^{3)4}$ | | | <b>1</b> | | | 3.0 | _ | | C <sub>L</sub> = 20 pF | | | TDO high impedance to valid output from TCK <sup>2)</sup> | <i>t</i> <sub>4</sub> | CC | _ | 15.5 | ns | $C_L = 50 \text{ pF}^{3)4}$ | | | TDO valid output to high impedance from TCK <sup>2)</sup> | <i>t</i> <sub>5</sub> | CC | _ | 14.5 | ns | $C_L = 50 \text{ pF}^{4)}$ | | <sup>1)</sup> Not subject to production test, verified by design / characterization. <sup>2)</sup> The falling edge on TCK is used to capture the TDO timing. <sup>3)</sup> By reducing the load from 50 pF to 20 pF, a reduction of approximately 1.0 ns in timing is expected. <sup>4)</sup> By reducing the power supply range from +/-5 % to +5/-2 %, a reduction of approximately 0.5 ns in timing is expected. ## **Electrical Parameters** Figure 4-16 JTAG Timing Note: The JTAG module is fully compliant with IEEE1149.1-2000 with JTAG clock at 20 MHz. The JTAG clock at 40 MHz is possible with the modified timing diagram shown in **Figure 4-16**. ### **Electrical Parameters** # 4.3.8 Peripheral Timings **Section 4.3.8** provides the characteristics of the peripheral timings in the TC1165/TC1166. Note: Peripheral timing parameters are not subject to production test. They are verified by design/characterization. # 4.3.8.1 Micro Link Interface (MLI) Timing Table 4-17 provides the characteristics of the MLI timing in the TC1165/TC1166. Table 4-17 MLI Timing (Operating Conditions apply), $C_L = 50 \text{ pF}$ | Parameter | Symb | ool | Limit | Unit | | |----------------------------------------|-----------------|-----------|-----------------------------|------|----| | | | | Min. | Max. | | | TCLK/RCLK clock period <sup>1)2)</sup> | t <sub>30</sub> | CC/<br>SR | $2 \times T_{\rm MLI}^{3)}$ | _ | ns | | MLI outputs delay from TCLK | t <sub>35</sub> | CC | 0 | 8 | ns | | MLI inputs setup to RCLK | t <sub>36</sub> | SR | 4 | _ | ns | | MLI inputs hold to RCLK | t <sub>37</sub> | SR | 4 | _ | ns | | RREADY output delay from RCLK | t <sub>38</sub> | CC | 0 | 8 | ns | <sup>1)</sup> TCLK signal rise/fall times are the same as the A2 Pads rise/fall times. Data Sheet 119 V0.2, 2006-02 <sup>2)</sup> TCLK high and low times can be minimum 1 $\times$ $T_{\rm MLI}$ <sup>3)</sup> $T_{\text{MLImin}} = T_{\text{SYS}} = 1/f_{\text{SYS}}$ . When $f_{\text{SYS}} = 80 \text{MHz}$ , $t_{30} = 25 \text{ns}$ ## **Electrical Parameters** Figure 4-17 MLI Interface Timing Note: The generation of RREADYx is in the input clock domain of the receiver. The reception of TREADYx is asynchronous to TCLKx. ## **Electrical Parameters** # 4.3.8.2 Micro Second Channel (MSC) Interface Timing Table 4-18 provides the characteristics of the MSC timing in the TC1165/TC1166. Table 4-18 MSC Interface Timing (Operating Conditions apply), CL = 50 pF | Parameter | Sym | bol | Limit | Unit | | |-----------------------------------|-----------------|-----|-----------------------------|------|----| | | | | Min. | Max. | | | FCLP clock period <sup>1)2)</sup> | t <sub>40</sub> | CC | $2 \times T_{\rm MSC}^{3)}$ | _ | ns | | SOP/ENx outputs delay from FCLP | t <sub>45</sub> | CC | -10 | 10 | ns | | SDI bit time | t <sub>46</sub> | SR | $8 \times T_{MSC}$ | _ | ns | | SDI rise time | t <sub>48</sub> | SR | | 100 | ns | | SDI fall time | t <sub>49</sub> | SR | | 100 | ns | - 1) FCLP signal rise/fall times are the same as the A2 Pads rise/fall times. - 2) FCLP signal high and low can be minimum 1 $\times$ $T_{\rm MSC}$ . - 3) $T_{\rm MSCmin}$ = $T_{\rm SYS}$ = 1/ $f_{\rm SYS}$ . When $f_{\rm SYS}$ = 80MHz, $t_{\rm 40}$ = 25ns Figure 4-18 MSC Interface Timing Note: The data at SOP should be sampled with the falling edge of FCLP in the target device. Data Sheet 121 V0.2, 2006-02 ## **Electrical Parameters** # 4.3.8.3 Synchronous Serial Channel (SSC) Master Mode Timing Table 4-19 provides the characteristics of the SSC timing in the TC1165/TC1166. Table 4-19 SSC Master Mode Timing (Operating Conditions apply), CL = 50 pF | Parameter | Sym | Symbol | | Limit Values | | | |-----------------------------------|-----------------|--------|-----------------------------|--------------|----|--| | | | | Min. | Max. | | | | SCLK clock period <sup>1)2)</sup> | t <sub>50</sub> | CC | $2 \times T_{\rm SSC}^{3)}$ | _ | ns | | | MTSR/SLSOx delay from SCLK | t <sub>51</sub> | CC | 0 | 8 | ns | | | MRST setup to SCLK | t <sub>52</sub> | SR | 10 | _ | ns | | | MRST hold from SCLK | t <sub>53</sub> | SR | 5 | _ | ns | | - 1) SCLK signal rise/fall times are the same as the A2 Pads rise/fall times. - 2) SCLK signal high and low times can be minimum 1 $\times$ $T_{\rm SSC}$ . - 3) $T_{\rm SSCmin}$ = $T_{\rm SYS}$ = 1/ $f_{\rm SYS}$ . When $f_{\rm SYS}$ = 80 MHz, $t_{\rm 50}$ = 25ns Figure 4-19 SSC Master Mode Timing ## Package and Reliability # 5 Package and Reliability **Chapter 5** provides the information of the TC1165/TC1166 package and reliability section.. # 5.1 Package Parameters (PG-LQFP-176-2) Table 5-1 provides the thermal characteristics of the package. Table 5-1 Thermal Characteristics of the Package | | | | ` | • | | | |-------------------------------------------------------|------------|----|---------|--------|------|-------| | Parameter | Symbol | | Limit \ | /alues | Unit | Notes | | | | | Min. | Max. | | | | Thermal resistance junction case top <sup>1)</sup> | $R_{TJCT}$ | CC | _ | 5.4 | K/W | _ | | Thermal resistance junction case bottom <sup>1)</sup> | $R_{TJCB}$ | CC | _ | 21.5 | K/W | _ | <sup>1)</sup> The top and bottom thermal resistances between the case and the ambient (R<sub>TCAT</sub>, R<sub>TCAB</sub>) are to be combined with the thermal resistances between the junction and the case given above (R<sub>TJCT</sub>, R<sub>TJCB</sub>), in order to calculate the total thermal resistance between the junction and the ambient (R<sub>TJA</sub>). The thermal resistances between the case and the ambient (R<sub>TCAT</sub>, R<sub>TCAB</sub>) depend on the external system (PCB, case) characteristics, and are under user responsibility. The junction temperature can be calculated using the following equation: $T_J = T_A + R_{TJA} \times P_D$ , where the $R_{TJA}$ is the total thermal resistance between the junction and the ambient. This total junction ambient resistance $R_{TJA}$ can be obtained from the upper four partial thermal resistances, by a) simply adding only the two bottom thermal resistances (junction case bottom and case ambient bottom), or b) by taking all four resistances into account, depending on the precision needed. Data Sheet 123 V0.2, 2006-02 ## Package and Reliability # 5.2 Package Outline Figure 5-1 shows the package outlines of the TC1165/TC1166. Figure 5-1 Package Outlines PG-LQFP-176-2 You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products. SMD = Surface Mounted Device Dimensions in mm # Package and Reliability # 5.3 Flash Memory Parameters The data retention time of the TC1165/TC1166's Flash memory (i.e. the time after which stored data can still be retrieved) depends on the number of times the Flash memory has been erased and programmed. Table 5-2 Flash Parameters | Parameter | Symbol | Limit Va | alues | Unit | Notes | |---------------------------------------------------------------------|------------|-------------------------|----------|-------|-----------------------------------| | | | Min. | Max. | | | | Program Flash<br>Retention Time,<br>Physical Sector <sup>1)2)</sup> | $t_{RET}$ | 15 | _ | years | Max. 1000<br>erase/program cycles | | Program Flash Retention Time, Logical Sector <sup>1)2)</sup> | $t_{RETL}$ | 15 | _ | years | Max. 100 erase/program cycles | | Data Flash Endurance<br>(128 Kbyte) | $N_{E}$ | 15 000 | _ | _ | Max. data retention time 2 years | | Data Flash Endurance,<br>EEPROM Emulation<br>(8 × 16 Kbyte) | $N_{E8}$ | 120 000 | _ | _ | Max. data retention time 2 years | | Programming Time per Page <sup>3)</sup> | $t_{PR}$ | _ | 5 | ms | _ | | Program Flash Erase<br>Time per 256-Kbyte<br>sector | $t_{ERP}$ | _ | 5 | s | $f_{\text{CPU}}$ = 80 MHz | | Data Flash Erase Time per 16-Kbyte sector | $t_{ERD}$ | _ | 0.625 | s | $f_{\text{CPU}}$ = 80 MHz | | Wake-up time | $t_{WU}$ | 4300 × 1/f <sub>0</sub> | CPU + 40 | )μs | | <sup>1)</sup> Storage and inactive time included. Data Sheet 125 V0.2, 2006-02 <sup>2)</sup> At average weighted junction temperature $T_J = 100 \, ^{\circ}$ C. <sup>3)</sup> In case the Program Verify feature detects weak bits, these bits will be programmed once more. The reprogramming takes additional 5ms. # Package and Reliability # 5.4 Quality Declaration Table 5-3 shows the characteristics of the quality parameters in the TC1165/TC1166. **Table 5-3 Quality Parameters** | Parameter | Symbol | Limit Values | | Unit | Notes | |-----------------------------------------------------------------------|------------|--------------|------|------|------------------------------------------| | | | Min. | Max. | | | | ESD susceptibility<br>according to Human Body<br>Model (HBM) | $V_{HBM}$ | _ | 2000 | V | Conforming to<br>EIA/JESD22-<br>A114-B | | ESD susceptibility of the LVDS pins | $V_{HBM1}$ | _ | 500 | V | _ | | ESD susceptibility<br>according to Charged<br>Device Model (CDM) pins | $V_{CDM}$ | _ | 500 | V | Conforming to<br>JESD22-C101-C | | Moisture Sensitivity Level (MSL) | $V_{CDM}$ | _ | 3 | V | Conforming to<br>J-STD-020C for<br>240°C | Note: Information about soldering can be found on the "package" information page under: <a href="http://www.infineon.com/products">http://www.infineon.com/products</a>. www.infineon.com Published by Infineon Technologies AG