# Intel® Arria® 10 Device Datasheet ID: **683771** A10-DATASHEET Version: 2022.02.14 # **Contents** | el® Arria® 10 Device Datasheet | 3 | |-------------------------------------------------------------------|----| | Electrical Characteristics | 3 | | Operating Conditions | | | Switching Characteristics | 24 | | Transceiver Performance Specifications | | | Core Performance Specifications | 36 | | Periphery Performance Specifications | 46 | | HPS Specifications | 54 | | Configuration Specifications | 81 | | POR Specifications | 81 | | JTAG Configuration Timing | 82 | | FPP Configuration Timing | 83 | | AS Configuration Timing | 86 | | DCLK Frequency Specification in the AS Configuration Scheme | | | PS Configuration Timing | | | Initialization | | | Configuration Files | | | Minimum Configuration Time Estimation | | | Remote System Upgrades | | | User Watchdog Internal Circuitry Timing Specifications | | | I/O Timing | | | Programmable IOE Delay | | | Glossary | | | Document Revision History for the Intel Arria 10 Device Datasheet | 99 | # Intel® Arria® 10 Device Datasheet This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and I/O timing for Intel® Arria® 10 devices. Intel Arria 10 devices are offered in extended and industrial grades. Extended devices are offered in -E1 (fastest), -E2, and -E3 speed grades. Industrial grade devices are offered in the -I1, -I2, and -I3 speed grades. The suffix after the speed grade denotes the power options offered in Intel Arria 10 devices. - L—enables the device to operate at low static power while maintaining excellent performance. - S—standard power specification. - V—enables the device to run at lower than default V<sub>CC</sub>, reducing static and dynamic power while retaining equivalent performance. - H—small device with high performance at the fastest speed grade (-1). #### **Related Information** #### Intel Arria 10 Device Overview Provides more information about the densities and packages of devices in the Intel Arria 10 family. ### **Electrical Characteristics** The following sections describe the operating conditions and power consumption of Intel Arria 10 devices. ### **Operating Conditions** Intel Arria 10 devices are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of the Intel Arria 10 devices, you must consider the operating requirements described in this section. ### **Absolute Maximum Ratings** This section defines the maximum operating conditions for Intel Arria 10 devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions. #### Caution: Conditions outside the range listed in the following table may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device. Table 1. Absolute Maximum Ratings for Intel Arria 10 Devices | Symbol | Description | Condition | Minimum | Maximum | Unit | |--------------------------|------------------------------------------------------------------------|-----------|---------|---------|-----------| | V <sub>CC</sub> | Core voltage power supply | _ | -0.50 | 1.21 | V | | V <sub>CCP</sub> | Periphery circuitry and transceiver fabric interface power supply | _ | -0.50 | 1.21 | V | | V <sub>CCERAM</sub> | Embedded memory power supply | _ | -0.50 | 1.36 | V | | V <sub>CCPT</sub> | Power supply for programmable power technology and I/O pre-driver | _ | -0.50 | 2.46 | V | | V <sub>CCBAT</sub> | Battery back-up power supply for design security volatile key register | _ | -0.50 | 2.46 | V | | V <sub>CCPGM</sub> | Configuration pins power supply | (1) | -0.50 | 2.46 | V | | V <sub>CCIO</sub> | I/O buffers power supply | 3 V I/O | -0.50 | 4.10 | V | | | | LVDS I/O | -0.50 | 2.46 | V | | V <sub>CCA_PLL</sub> | Phase-locked loop (PLL) analog power supply | _ | -0.50 | 2.46 | V | | V <sub>CCT_GXB</sub> | Transmitter power supply | _ | -0.50 | 1.34 | V | | V <sub>CCR_GXB</sub> | Receiver power supply | _ | -0.50 | 1.34 | V | | V <sub>CCH_GXB</sub> | Transceiver output buffer power supply | _ | -0.50 | 2.46 | V | | V <sub>CCL_HPS</sub> | HPS core voltage and periphery circuitry power supply | _ | -0.50 | 1.27 | V | | V <sub>CCIO_HPS</sub> | HPS I/O buffers power supply | 3 V I/O | -0.50 | 4.10 | V | | | | LVDS I/O | -0.50 | 2.46 | V | | V <sub>CCIOREF_HPS</sub> | HPS I/O pre-driver power supply | _ | -0.50 | 2.46 | V | | | • | , | • | · | continued | <sup>(1)</sup> The LVDS I/O values are applicable to all dedicated and dual-function configuration I/Os. | Symbol | Description | Condition | Minimum | Maximum | Unit | |------------------------|--------------------------------|-----------|--------------------------------------------|---------|------| | V <sub>CCPLL_HPS</sub> | HPS PLL power supply | _ | -0.50 | 2.46 | V | | I <sub>OUT</sub> | DC output current per pin | _ | -25 <sup>(2)(3)(4)(5)</sup> <sup>(6)</sup> | 25 | mA | | T <sub>J</sub> | Operating junction temperature | _ | -55 | 125 | °C | | T <sub>STG</sub> | Storage temperature (no bias) | _ | -65 | 150 | °C | #### **Related Information** - Power-Up and Power-Down Sequences, Power Management in Intel Arria 10 Devices chapter Provides the power sequencing requirements for Intel Arria 10 devices. ### **Maximum Allowed Overshoot and Undershoot Voltage** During transitions, input signals may overshoot to the voltage listed in the following table and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle. For example, a signal that overshoots to 2.70 V for LVDS I/O can only be at 2.70 V for ~4% over the lifetime of the device. <sup>(6)</sup> Applies only to LVDS I/O banks. 3 V I/O banks are not covered under this specification and must be implemented as per the power sequencing requirement. For more details, refer to AN 692: Power Sequencing Considerations for Intel Cyclone® 10 GX, Intel Arria 10, and Intel Stratix® 10 Devices and Power Management in Intel Arria 10 Devices chapter. <sup>(2)</sup> The maximum current allowed through any LVDS I/O bank pin when the device is not turned on or during power-up/power-down conditions is 10 mA. <sup>(3)</sup> Total current per LVDS I/O bank must not exceed 100 mA. <sup>(4)</sup> Voltage level must not exceed 1.89 V. <sup>(5)</sup> Applies to all I/O standards and settings supported by LVDS I/O banks, including single-ended and differential I/Os. ### Table 2. Maximum Allowed Overshoot During Transitions for Intel Arria 10 Devices This table lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The LVDS I/O values are applicable to the VREFP\_ADC and VREFN\_ADC I/O pins. | Symbol | Description | Conditi | ion (V) | Overshoot Duration as % at T <sub>J</sub> = 100°C | Unit | |---------|------------------|--------------|---------|---------------------------------------------------|------| | | | LVDS I/O (7) | 3 V I/O | | | | Vi (AC) | AC input voltage | 2.50 | 3.80 | 100 | % | | | | 2.55 | 3.85 | 42 | % | | | | 2.60 | 3.90 | 18 | % | | | | 2.65 | 3.95 | 9 | % | | | | 2.70 | 4.00 | 4 | % | | | | > 2.70 | > 4.00 | No overshoot allowed | % | For an overshoot of 2.5 V, the percentage of high time for the overshoot can be as high as 100% over a 10-year period. Percentage of high time is calculated as ([delta T]/T) $\times$ 100. This 10-year period assumes that the device is always turned on with 100% I/O toggle rate and 50% duty cycle signal. <sup>(7)</sup> The LVDS I/O values are applicable to all dedicated and dual-function configuration I/Os. Figure 1. Intel Arria 10 Devices Overshoot Duration # **Recommended Operating Conditions** This section lists the functional operation limits for the AC and DC parameters for Intel Arria 10 devices. #### **Recommended Operating Conditions** ### Table 3. Recommended Operating Conditions for Intel Arria 10 Devices This table lists the steady-state voltage values expected from Intel Arria 10 devices. Power supply ramps must all be strictly monotonic, without plateaus. | Symbol | Description | Condition | Minimum <sup>(8)</sup> | Typical | Maximum <sup>(8)</sup> | Unit | |-------------------------|--------------------------------------------------------------------------|---------------------------------------|------------------------|---------|------------------------|---------| | V <sub>CC</sub> | Core voltage power supply | Standard and low power <sup>(9)</sup> | 0.87 | 0.9 | 0.93 | V | | | | | 0.92 | 0.95 | 0.98 | V | | | | SmartVID (10) | 0.82 | _ | 0.93 | V | | V <sub>CCP</sub> | Periphery circuitry and transceiver fabric | Standard and low power (9) | 0.87 | 0.9 | 0.93 | V | | | interface power supply | | 0.92 | 0.95 | 0.98 | V | | | | SmartVID (10) | 0.82 | _ | 0.93 | V | | V <sub>CCPGM</sub> | Configuration pins power supply | 1.8 V | 1.71 | 1.8 | 1.89 | V | | | | 1.5 V | 1.425 | 1.5 | 1.575 | V | | | | 1.2 V | 1.14 | 1.2 | 1.26 | V | | V <sub>CCERAM</sub> | Embedded memory power supply | 0.9 V <sup>(9)</sup> | 0.87 | 0.9 | 0.93 | V | | | | 0.95 V <sup>(9)</sup> | 0.92 | 0.95 | 0.98 | ٧ | | V <sub>CCBAT</sub> (11) | Battery back-up power supply (For design security volatile key register) | _ | 1.14 | _ | 1.89 | V | | | | | | | co | ntinued | <sup>(8)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. <sup>(9)</sup> You can operate -1 and -2 speed grade devices at 0.9 V or 0.95 V typical value. You can operate -3 speed grade device only at 0.9 V typical value. Operating at 0.95 V results in higher core performance and higher power consumption. Refer to core performance in this datasheet for different typical values. For more information about the power consumption of different typical values, refer to the Intel Quartus® Prime software, Power Analyzer report, and Early Power Estimator (EPE). $<sup>^{(10)}</sup>$ SmartVID is supported in devices with -3V speed grades only. <sup>(11)</sup> If you do not use the design security feature in Intel Arria 10 devices, connect V<sub>CCBAT</sub> to a 1.5-V to 1.8-V power supply. Intel Arria 10 power-on reset (POR) circuitry monitors V<sub>CCBAT</sub>. Intel Arria 10 devices do not exit POR if V<sub>CCBAT</sub> is not powered up. | Symbol | Description | Condition | Minimum <sup>(8)</sup> | Typical | Maximum <sup>(8)</sup> | Unit | |-------------------------|-------------------------------------------------------------------|--------------------------|------------------------|---------|------------------------|----------| | V <sub>CCPT</sub> | Power supply for programmable power technology and I/O pre-driver | 1.8 V | 1.71 | 1.8 | 1.89 | V | | V <sub>CCIO</sub> | I/O buffers power supply | 3.0 V (for 3 V I/O only) | 2.85 | 3.0 | 3.15 | V | | | | 2.5 V (for 3 V I/O only) | 2.375 | 2.5 | 2.625 | V | | | | 1.8 V | 1.71 | 1.8 | 1.89 | V | | | | 1.5 V | 1.425 | 1.5 | 1.575 | V | | | | 1.35 V | (12) | 1.35 | (12) | V | | | | 1.25 V | 1.19 | 1.25 | 1.31 | V | | | | 1.2 V | (12) | 1.2 | (12) | V | | V <sub>CCA_PLL</sub> | PLL analog voltage regulator power supply | _ | 1.71 | 1.8 | 1.89 | V | | V <sub>REFP_ADC</sub> | Precision voltage reference for voltage sensor | _ | 1.2475 | 1.25 | 1.2525 | V | | V <sub>I</sub> (13)(14) | DC input voltage | 3 V I/O | -0.3 | _ | 3.3 | V | | | | LVDS I/O | -0.3 | _ | 2.19 | V | | V <sub>O</sub> | Output voltage | _ | 0 | _ | V <sub>CCIO</sub> | V | | Тз | Operating junction temperature | Extended | 0 | _ | 100 | °C | | | | Industrial | -40 | _ | 100 | °C | | | • | | | | CC | ontinued | <sup>(8)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. <sup>(12)</sup> For minimum and maximum voltage values, refer to the I/O Standard Specifications section. <sup>(13)</sup> The LVDS I/O values are applicable to all dedicated and dual-function configuration I/Os. <sup>(14)</sup> This value applies to both input and tri-stated output configuration. Pin voltage should not be externally pulled higher than the maximum value. | Symbol | Description | Condition | Minimum <sup>(8)</sup> | Typical | Maximum <sup>(8)</sup> | Unit | |------------------------|------------------------|--------------|------------------------|---------|------------------------|------| | | | Military | (15) | _ | (15) | °C | | t <sub>RAMP</sub> (16) | Power supply ramp time | Standard POR | 200 μs | _ | 100 ms | _ | | | | Fast POR | 200 μs | _ | 4 ms | _ | #### **Related Information** - I/O Standard Specifications on page 19 - Intel Arria 10 Military Temperature Range Support Technical Brief Provides more details on the military requirement. #### **Transceiver Power Supply Operating Conditions** ### Table 4. Transceiver Power Supply Operating Conditions for Intel Arria 10 GX/SX Devices | Symbol | Description | Condition (17) | Minimum <sup>(18)</sup> | Typical | Maximum (18) | Unit | |------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------|-------------------------|---------|--------------|-----------| | V <sub>CCT_GXB</sub> [L1,R4] [C, D, E, F, G, H, I, J] (19) | Transmitter power supply | Chip-to-Chip ≤ 17.4 Gbps<br>Or<br>Backplane <sup>(20)</sup> ≤ 12.5 Gbps | 1.0 | 1.03 | 1.06 | V | | | | Chip-to-Chip ≤ 11.3 Gbps | 0.92 | 0.95 | 0.98 | V | | | | | | | | continued | (19) To support PCIe\* Gen3, this pin must be 1.03 V (± 30 mV) or higher. <sup>(8)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. <sup>(15)</sup> For more details on the military requirement, refer to the *Intel Arria 10 Military Temperature Range Support Technical Brief*. $t_{ramp}$ is the ramp time of each individual power supply, not the ramp time of all combined power supplies. <sup>(17)</sup> These data rate ranges vary depending on the transceiver speed grade. Refer to Transceiver Performance for Intel Arria 10 GX/SX Devices for exact data rate ranges. <sup>(18)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. | Symbol | Description | Condition (17) | Minimum (18) | Typical | Maximum (18) | Unit | |-----------------------------------------------------------|----------------------------------------|------------------------------------------------------------------------|--------------|---------|--------------|------| | V <sub>CCR_GXB[L1,R4]</sub> [C, D, E, F, G, H, I, J] (19) | Receiver power supply | Chip-to-Chip $\leq$ 17.4 Gbps<br>Or<br>Backplane $(20) \leq$ 12.5 Gbps | 1.0 | 1.03 | 1.06 | V | | | | Chip-to-Chip ≤ 11.3 Gbps | 0.92 | 0.95 | 0.98 | V | | V <sub>CCH_GXB[L,R]</sub> | Transceiver output buffer power supply | _ | 1.710 | 1.8 | 1.890 | V | Note: Most VCCR\_GXB and VCCT\_GXB pins associated with unused transceiver channels can be grounded on a per-side basis to minimize power consumption. Refer to the *Intel Arria 10 GX, GT, and SX Device Family Pin Connection Guidelines* and the Intel Quartus Prime pin report for information about pinning out the package to minimize power consumption for your specific design. Table 5. Transceiver Power Supply Operating Conditions for Intel Arria 10 GT Devices | Symbol | Description | Condition (21) | Minimum <sup>(18)</sup> | Typical | Maximum (18) | Unit | |---------------------------|--------------------------|---------------------------------------------------------------------------------------------|-------------------------|---------|--------------|----------| | V <sub>CCT_GXB[L,R]</sub> | Transmitter power supply | Chip-to-Chip $\leq$ 25.8 Gbps <sup>(22)</sup> Or Backplane <sup>(20)</sup> $\leq$ 12.5 Gbps | 1.10 | 1.12 | 1.14 | V | | | | Chip-to-Chip ≤ 15 Gbps | 1.0 | 1.03 | 1.06 | V | | | | | | | CO | ontinued | <sup>(17)</sup> These data rate ranges vary depending on the transceiver speed grade. Refer to Transceiver Performance for Intel Arria 10 GX/SX Devices for exact data rate ranges. <sup>(18)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. <sup>(20)</sup> Backplane applications assume advanced equalization circuitry, such as decision feedback equalization (DFE), is enabled to compensate for signal impairments. Chip-to-chip links are assumed to be applications with short reach channels that do not require DFF. <sup>(21)</sup> These data rate ranges vary depending on the transceiver speed grade. Refer to Transceiver Performance for Intel Arria 10 GT Devices table for exact data rate ranges. <sup>(22) 25.8</sup> Gbps is the maximum data rate for GT channels. 17.4 Gbps is the maximum data rate for GX channels. | Symbol | Description | Condition (21) | Minimum (18) | Typical | Maximum (18) | Unit | |---------------------------|----------------------------------------|------------------------------------------------------------------|--------------|---------|--------------|------| | | | Or Backplane $(20) \le 12.5$ Gbps | | | | | | | | Chip-to-Chip ≤ 11.3 Gbps | 0.92 | 0.95 | 0.98 | V | | V <sub>CCR_GXB[L,R]</sub> | Receiver power supply | Chip-to-Chip $\leq 25.8$ Gbps Or Backplane $(20) \leq 12.5$ Gbps | 1.10 | 1.12 | 1.14 | V | | | | Chip-to-Chip $\leq 15$ Gbps Or Backplane $(20) \leq 12.5$ Gbps | 1.0 | 1.03 | 1.06 | V | | | | Chip-to-Chip ≤ 11.3 Gbps | 0.92 | 0.95 | 0.98 | V | | V <sub>CCH_GXB[L,R]</sub> | Transceiver output buffer power supply | - | 1.710 | 1.8 | 1.890 | V | #### **Related Information** - Transceiver Performance for Intel Arria 10 GT Devices on page 27 Provides the data rate ranges for different transceiver speed grades. - Transceiver Performance for Intel Arria 10 GX/SX Devices on page 25 Provides the data rate ranges for different transceiver speed grades. - Intel Arria 10 GX, GT, and SX Device Family Pin Connection Guidelines <sup>(21)</sup> These data rate ranges vary depending on the transceiver speed grade. Refer to Transceiver Performance for Intel Arria 10 GT Devices table for exact data rate ranges. ### **HPS Power Supply Operating Conditions** #### Table 6. HPS Power Supply Operating Conditions for Intel Arria 10 SX Devices This table lists the steady-state voltage and current values expected from Intel Arria 10 system-on-a-chip (SoC) devices with ARM\*-based hard processor system (HPS). Power supply ramps must all be strictly monotonic, without plateaus. Refer to Recommended Operating Conditions for Intel Arria 10 Devices table for the steady-state voltage values expected from the FPGA portion of the Intel Arria 10 SoC devices. | Symbol | Description | Condition | Minimum (23) | Typical | Maximum (23) | Unit | |--------------------------|-------------------------------------------------------|------------------------|--------------|---------|--------------|------| | V <sub>CCL_HPS</sub> | HPS core voltage and periphery circuitry power supply | 0.9 V <sup>(24)</sup> | 0.87 | 0.9 | 0.93 | ٧ | | | | 0.95 V <sup>(24)</sup> | 0.92 | 0.95 | 0.98 | V | | V <sub>CCIO_HPS</sub> | HPS I/O buffers power supply | 3.0 V | 2.85 | 3.0 | 3.15 | V | | | | 2.5 V | 2.375 | 2.5 | 2.625 | V | | | | 1.8 V | 1.71 | 1.8 | 1.89 | V | | V <sub>CCIOREF_HPS</sub> | HPS I/O pre-driver power supply | _ | 1.71 | 1.8 | 1.89 | V | | V <sub>CCPLL_HPS</sub> | HPS PLL analog voltage regulator power supply | _ | 1.71 | 1.8 | 1.89 | V | #### **Related Information** - Recommended Operating Conditions on page 8 Provides the steady-state voltage values for the FPGA portion of the device. - HPS Clock Performance on page 56 Provides the maximum HPS clock frequencies. #### **DC Characteristics** ### **Supply Current and Power Consumption** Intel offers two ways to estimate power for your design—the Excel-based Early Power Estimator (EPE) and the Intel Quartus Prime Power Analyzer feature. <sup>(24)</sup> V<sub>CCL\_HPS</sub> options are valid under the operating conditions specified in the Maximum HPS Clock Frequencies table. <sup>(23)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. Use the Excel-based EPE before you start your design to estimate the supply current for your design. The EPE provides a magnitude estimate of the device power because these currents vary greatly with the usage of the resources. The Intel Quartus Prime Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yield very accurate power estimates. #### **Related Information** - Early Power Estimator for Intel Arria 10 User Guide Provides more information about power estimation tools. - Power Analysis and Optimization User Guide: Intel Quartus Prime Pro Edition Provides more information about power estimation tools. ### I/O Pin Leakage Current Table 7. I/O Pin Leakage Current for Intel Arria 10 Devices | Symbol | Description | Condition | Min | Max | Unit | |-----------------|--------------------|-------------------------------------|-----|-----|------| | I <sub>I</sub> | Input pin | $V_{I} = 0 V to V_{CCIOMAX}$ | -80 | 80 | μΑ | | I <sub>OZ</sub> | Tri-stated I/O pin | $V_O = 0 V \text{ to } V_{CCIOMAX}$ | -80 | 80 | μΑ | #### **Bus Hold Specifications** The bus-hold trip points are based on calculated input voltages from the JEDEC\* standard. **Table 8.** Bus Hold Parameters for Intel Arria 10 Devices | Parameter | Symbol | Condition | | | | | V <sub>CCI</sub> | o (V) | | | | | Unit | |------------------------------------------|-------------------|-----------------------------------------|---------------------------------------------|------|----------------------------------------------|------|----------------------------------------------|-------|------|------|-----|------|------| | | | | 1.2 | | 1.5 | | 1. | .8 | 2. | .5 | 3 | .0 | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Bus-hold, low,<br>sustaining<br>current | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub> (max) | 8 <sup>(25)</sup> ,<br>26 <sup>(26)</sup> | _ | 12 <sup>(25)</sup> ,<br>32 <sup>(26)</sup> | _ | 30 <sup>(25)</sup> ,<br>55 <sup>(26)</sup> | _ | 60 | _ | 70 | _ | μА | | Bus-hold, high,<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub> (min) | -8 <sup>(25)</sup> ,<br>-26 <sup>(26)</sup> | _ | -12 <sup>(25)</sup> ,<br>-32 <sup>(26)</sup> | _ | -30 <sup>(25)</sup> ,<br>-55 <sup>(26)</sup> | _ | -60 | _ | -70 | _ | μА | | Bus-hold, low, overdrive current | I <sub>ODL</sub> | 0 V < V <sub>IN</sub> < | _ | 125 | _ | 175 | _ | 200 | _ | 300 | _ | 500 | μА | | Bus-hold, high, overdrive current | I <sub>ODH</sub> | 0 V < V <sub>IN</sub> < | _ | -125 | _ | -175 | _ | -200 | _ | -300 | _ | -500 | μΑ | | Bus-hold trip point | V <sub>TRIP</sub> | _ | 0.3 | 0.9 | 0.38 | 1.13 | 0.68 | 1.07 | 0.70 | 1.7 | 0.8 | 2 | V | ### **OCT Calibration Accuracy Specifications** If you enable on-chip termination (OCT) calibration, calibration is automatically performed at power up for I/Os connected to the calibration block. $<sup>^{(26)}</sup>$ This value is only applicable for 3 V I/O bank. <sup>(25)</sup> This value is only applicable for LVDS I/O bank. ### Table 9. OCT Calibration Accuracy Specifications for Intel Arria 10 Devices Calibration accuracy for the calibrated on-chip series termination ( $R_S$ OCT) and on-chip parallel termination ( $R_T$ OCT) are applicable at the moment of calibration. When process, voltage, and temperature (PVT) conditions change after calibration, the tolerance may change. | Symbol | Description | Condition (V) | Re | sistance Toleran | ce | Unit | |-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------|------------------|------------|------| | | | | -E1, -I1 | -E2, -I2 | -E3, -I3 | | | 25- $\Omega$ and 50- $\Omega$ R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ and 50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8, 1.5, 1.2 | ± 15 | ± 15 | ± 15 | % | | 34- $\Omega$ and 40- $\Omega$ R <sub>S</sub> | Internal series termination with calibration | V <sub>CCIO</sub> = 1.5, 1.25, 1.2 | ± 15 | ± 15 | ± 15 | % | | | (34-Ω and 40-Ω setting) | V <sub>CCIO</sub> = 1.35 | ± 20 | ± 20 | ± 20 | % | | $48$ - $\Omega$ , $60$ - $\Omega$ , $80$ - $\Omega$ , and $120$ - $\Omega$ R <sub>S</sub> | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | ± 15 | ± 15 | ± 15 | % | | 240-Ω R <sub>S</sub> | Internal series termination with calibration (240- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | ± 20 | ± 20 | ± 20 | % | | 30-Ω R <sub>T</sub> | Internal parallel termination with calibration (30- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25 | -10 to +40 | -10 to +40 | -10 to +40 | % | | $34$ - $\Omega$ , $48$ - $\Omega$ , $80$ - $\Omega$ , and $240$ - $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (34- $\Omega$ , 48- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | ± 15 | ± 15 | ± 15 | % | | 40-Ω, 60-Ω, and 120-Ω $R_T$ | Internal parallel termination with | V <sub>CCIO</sub> = 1.5, 1.35, 1.25, 1.2 | -10 to +40 | -10 to +40 | -10 to +40 | % | | | calibration (40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 <sup>(27)</sup> | ± 15 | ± 15 | ± 15 | % | | 80-Ω R <sub>T</sub> | Internal parallel termination with calibration (80- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | ± 15 | ± 15 | ± 15 | % | <sup>(27)</sup> Only applicable to POD12 I/O standard. ### **OCT Without Calibration Resistance Tolerance Specifications** ### Table 10. OCT Without Calibration Resistance Tolerance Specifications for Intel Arria 10 Devices This table lists the Intel Arria 10 OCT without calibration resistance tolerance to PVT changes. | Symbol | Description | Condition (V) | Re | sistance Tolerar | nce | Unit | |----------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------|------------|------------------|----------|------| | | | | -E1, -I1 | -E2, -I2 | -E3, -I3 | | | 25- $\Omega$ and 50- $\Omega$ R <sub>S</sub> | Internal series termination without | V <sub>CCIO</sub> = 3.0, 2.5 | -40 to +30 | ± 40 | ± 40 | % | | | calibration (25- $\Omega$ and 50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8, 1.5, 1.2 | -50 to +30 | ± 50 | ± 50 | % | | 34- $\Omega$ and 40- $\Omega$ R <sub>S</sub> | Internal series termination without calibration (34- $\Omega$ and 40- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25, 1.2 | -50 to +30 | ± 50 | ± 50 | % | | 48- $\Omega$ and 60- $\Omega$ R <sub>S</sub> | Internal series termination without calibration (48- $\Omega$ and 60- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | -50 to +30 | ± 50 | ± 50 | % | | 120-Ω R <sub>s</sub> | Internal series termination without calibration (120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | -50 to +30 | ± 50 | ± 50 | % | | 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 | ± 25 | ± 35 | ± 40 | % | ### **Pin Capacitance** ### Table 11. Pin Capacitance for Intel Arria 10 Devices | Symbol | Description | Maximum | Unit | |------------------------|--------------------------------------------------------------|---------|------| | C <sub>IO_COLUMN</sub> | Input capacitance on column I/O pins | 2.5 | pF | | Соитгв | Input capacitance on dual-purpose clock output/feedback pins | 2.5 | pF | ### **Internal Weak Pull-Up and Weak Pull-Down Resistor** All I/O pins, except configuration, test, and JTAG pins, have an option to enable weak pull-up. The weak pull-down feature is only available for the pins as described in the Internal Weak Pull-Down Resistor Values for Intel Arria 10 Devices table. Table 12. Internal Weak Pull-Up Resistor Values for Intel Arria 10 Devices | Symbol | Description | Condition (V) (28) | Value <sup>(29)</sup> | Unit | |-----------------|---------------------------------------------------------------------------------|------------------------------|-----------------------|------| | R <sub>PU</sub> | Value of the I/O pin pull-up resistor before and during configuration, as | V <sub>CCIO</sub> = 3.0 ±5% | 25 | kΩ | | | well as user mode if you have enabled the programmable pull-up resistor option. | V <sub>CCIO</sub> = 2.5 ±5% | 25 | kΩ | | | | V <sub>CCIO</sub> = 1.8 ±5% | 25 | kΩ | | | | V <sub>CCIO</sub> = 1.5 ±5% | 25 | kΩ | | | | V <sub>CCIO</sub> = 1.35 ±5% | 25 | kΩ | | | | V <sub>CCIO</sub> = 1.25 ±5% | 25 | kΩ | | | | V <sub>CCIO</sub> = 1.2 ±5% | 25 | kΩ | #### Table 13. Internal Weak Pull-Down Resistor Values for Intel Arria 10 Devices | Pin Name | Description | Condition (V) | Value (29) | Unit | |------------|-------------------------------------------------------------------------------------------------------|-------------------------------|------------|------| | nIO_PULLUP | Dedicated input pin that determines the internal pull-ups on user I/O pins and dual-purpose I/O pins. | V <sub>CC</sub> = 0.9 ±3.33% | 25 | kΩ | | TCK | Dedicated JTAG test clock input pin. | V <sub>CCPGM</sub> = 1.8 ±5 % | 25 | kΩ | | | | V <sub>CCPGM</sub> = 1.5 ±5% | 25 | kΩ | | | | V <sub>CCPGM</sub> = 1.2 ±5% | 25 | kΩ | | MSEL[0:2] | Configuration input pins that set the configuration scheme | V <sub>CCPGM</sub> = 1.8 ±5% | 25 | kΩ | | | for the FPGA device. | V <sub>CCPGM</sub> = 1.5 ±5% | 25 | kΩ | | | | V <sub>CCPGM</sub> = 1.2 ±5% | 25 | kΩ | #### **Related Information** Intel Arria 10 GX, GT, and SX Device Family Pin Connection Guidelines Provides more information about the pins that support internal weak pull-up and internal weak pull-down features. $<sup>^{(28)}</sup>$ Pin pull-up resistance values may be lower if an external source drives the pin higher than $V_{\text{CCIO}}$ . <sup>(29)</sup> Valid with ±25% tolerances to cover changes over PVT. ### **I/O Standard Specifications** Tables in this section list the input voltage ( $V_{IH}$ and $V_{IL}$ ), output voltage ( $V_{OH}$ and $V_{OL}$ ), and current drive characteristics ( $I_{OH}$ and $I_{OL}$ ) for various I/O standards supported by Intel Arria 10 devices. For minimum voltage values, use the minimum $V_{CCIO}$ values. For maximum voltage values, use the maximum $V_{CCIO}$ values. You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards. #### **Related Information** - Recommended Operating Conditions on page 8 - Intel Arria 10 Military Temperature Range Support Technical Brief Provides more details on the military requirement. #### Single-Ended I/O Standards Specifications Table 14. Single-Ended I/O Standards Specifications for Intel Arria 10 Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | | V <sub>IL</sub> (V) | V <sub>IH</sub> | V <sub>IH</sub> (V) | | V <sub>OH</sub> (V) | I <sub>OL</sub> (30) | I <sub>OH</sub> (30) | |--------------|-------|-----------------------|-------|------|--------------------------|--------------------------|-------------------------|--------------------------|--------------------------|----------------------|----------------------| | | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mA) | (mA) | | 3.0-V LVTTL | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.3 | 0.4 | 2.4 | 2 | -2 | | 3.0-V LVCMOS | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.3 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | 2.5 V | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | 3.3 | 0.4 | 2 | 1 | -1 | | 1.8 V | 1.71 | 1.8 | 1.89 | -0.3 | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45 | V <sub>CCIO</sub> - 0.45 | 2 | -2 | | 1.5 V | 1.425 | 1.5 | 1.575 | -0.3 | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 × V <sub>CCIO</sub> | 0.75 × V <sub>CCIO</sub> | 2 | -2 | | 1.2 V | 1.14 | 1.2 | 1.26 | -0.3 | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 × V <sub>CCIO</sub> | 0.75 × V <sub>CCIO</sub> | 2 | -2 | <sup>(30)</sup> To meet the $I_{OL}$ and $I_{OH}$ specifications, you must set the current strength settings accordingly. For example, to meet the 3.0-V LVTTL specification (2 mA), you should set the current strength settings to 2 mA. Setting at lower current strength may not meet the $I_{OL}$ and $I_{OH}$ specifications in the datasheet. ### Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications Table 15. Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Intel Arria 10 Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | | V <sub>REF</sub> (V) | | | V <sub>TT</sub> (V) | | |-----------------------------------|-------|-----------------------|-------|--------------------------|-------------------------|--------------------------|--------------------------|-------------------------|--------------------------| | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | SSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | V <sub>REF</sub> - 0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | | SSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.49 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 × V <sub>CCIO</sub> | 0.49 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 × V <sub>CCIO</sub> | | SSTL-135/ SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.418 | 0.49 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 × V <sub>CCIO</sub> | 0.49 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 × V <sub>CCIO</sub> | | SSTL-125/ SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.31 | 0.49 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 × V <sub>CCIO</sub> | 0.49 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 × V <sub>CCIO</sub> | | SSTL-12/ SSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.49 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 × V <sub>CCIO</sub> | 0.49 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 × V <sub>CCIO</sub> | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.85 | 0.9 | 0.95 | _ | V <sub>CCIO</sub> /2 | _ | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.68 | 0.75 | 0.9 | _ | V <sub>CCIO</sub> /2 | _ | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.47 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.53 × V <sub>CCIO</sub> | - | V <sub>CCIO</sub> /2 | _ | | HSUL-12 | 1.14 | 1.2 | 1.3 | 0.49 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 × V <sub>CCIO</sub> | _ | _ | _ | | POD12 | 1.16 | 1.2 | 1.24 | 0.69 × V <sub>CCIO</sub> | 0.7 × V <sub>CCIO</sub> | 0.71 × V <sub>CCIO</sub> | _ | V <sub>CCIO</sub> | _ | ### Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications Table 16. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Intel Arria 10 Devices | I/O Standard | V | <sub>IL(DC)</sub> (V) | V <sub>IH(D</sub> | <sub>C)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | | I <sub>OH</sub> (31) | |--------------------------------------|-------|-------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|-------|----------------------| | | Min | Max | Min | Max | Max | Min | Max | Min | (mA) | (mA) | | SSTL-18 Class I | -0.3 | V <sub>REF</sub> -0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> - 0.25 | V <sub>REF</sub> + 0.25 | V <sub>TT</sub> - 0.603 | V <sub>TT</sub> + 0.603 | 6.7 | -6.7 | | SSTL-18 Class<br>II | -0.3 | V <sub>REF</sub> -0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> - 0.25 | V <sub>REF</sub> + 0.25 | 0.28 | V <sub>CCIO</sub> -0.28 | 13.4 | -13.4 | | SSTL-15 Class I | _ | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.175 | V <sub>REF</sub> + 0.175 | 0.2 × V <sub>CCIO</sub> | 0.8 × V <sub>CCIO</sub> | 8 | -8 | | SSTL-15 Class<br>II | - | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.175 | V <sub>REF</sub> + 0.175 | 0.2 × V <sub>CCIO</sub> | 0.8 × V <sub>CCIO</sub> | 16 | -16 | | SSTL-135/<br>SSTL-135<br>Class I, II | - | V <sub>REF</sub> - 0.09 | V <sub>REF</sub> + 0.09 | _ | V <sub>REF</sub> - 0.16 | V <sub>REF</sub> + 0.16 | 0.2 × V <sub>CCIO</sub> | 0.8 × V <sub>CCIO</sub> | _ | _ | | SSTL-125/<br>SSTL-125<br>Class I, II | - | V <sub>REF</sub> - 0.09 | V <sub>REF</sub> + 0.09 | _ | V <sub>REF</sub> - 0.15 | V <sub>REF</sub> + 0.15 | 0.2 × V <sub>CCIO</sub> | 0.8 × V <sub>CCIO</sub> | _ | _ | | SSTL-12/<br>SSTL-12<br>Class I, II | - | V <sub>REF</sub> - 0.10 | V <sub>REF</sub> + 0.10 | _ | V <sub>REF</sub> - 0.15 | V <sub>REF</sub> + 0.15 | 0.2 × V <sub>CCIO</sub> | 0.8 × V <sub>CCIO</sub> | _ | _ | | HSTL-18 Class I | _ | V <sub>REF</sub> -0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | HSTL-18 Class<br>II | ı | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> - 0.4 | 16 | -16 | | HSTL-15 Class I | _ | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | HSTL-15 Class<br>II | - | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> -0.4 | 16 | -16 | | HSTL-12 Class I | -0.15 | V <sub>REF</sub> - 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> - 0.15 | V <sub>REF</sub> + 0.15 | 0.25 × V <sub>CCIO</sub> | 0.75 × V <sub>CCIO</sub> | 8 | -8 | | | | | <b>'</b> | | <u> </u> | • | <b>'</b> | <b>'</b> | conti | inued | $<sup>^{(31)}</sup>$ To meet the $I_{OL}$ and $I_{OH}$ specifications, you must set the current strength settings accordingly. For example, to meet the SSTL15CI specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the $I_{OL}$ and $I_{OH}$ specifications in the datasheet. | I/O Standard | V | IL(DC) (V) | V <sub>IH(DC)</sub> (V) | | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | | I <sub>OH</sub> (31) | |---------------------|-------|-------------------------|-------------------------|--------------------------|-------------------------|-------------------------|-------------------------------------|-------------------------------------|------|----------------------| | | Min | Max | Min | Max | Max | Min | Max | Min | (mA) | (mA) | | HSTL-12 Class<br>II | -0.15 | V <sub>REF</sub> - 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> - 0.15 | V <sub>REF</sub> + 0.15 | 0.25 × V <sub>CCIO</sub> | 0.75 × V <sub>CCIO</sub> | 16 | -16 | | HSUL-12 | _ | V <sub>REF</sub> - 0.13 | V <sub>REF</sub> + 0.13 | _ | V <sub>REF</sub> - 0.22 | V <sub>REF</sub> + 0.22 | 0.1 × V <sub>CCIO</sub> | 0.9 × V <sub>CCIO</sub> | _ | _ | | POD12 | -0.15 | V <sub>REF</sub> - 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> - 0.15 | V <sub>REF</sub> + 0.15 | (0.7 - 0.15) ×<br>V <sub>CCIO</sub> | (0.7 + 0.15) ×<br>V <sub>CCIO</sub> | _ | _ | ### **Differential SSTL I/O Standards Specifications** Table 17. Differential SSTL I/O Standards Specifications for Intel Arria 10 Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | V <sub>SWI</sub> | NG(DC) (V) | V <sub>SWING</sub> | (AC) (V) | | V <sub>IX(AC)</sub> (V) | | |--------------------------------------|-------|-----------------------|-------|------------------|-------------------------|-----------------------------------------------|-----------------------------------------------|------------------------------|-------------------------|------------------------------| | | Min | Тур | Max | Min | Max | Min | Max | Min | Тур | Max | | SSTL-18 Class<br>I, II | 1.71 | 1.8 | 1.89 | 0.25 | V <sub>CCIO</sub> + 0.6 | 0.5 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 - 0.175 | _ | V <sub>CCIO</sub> /2 + 0.175 | | SSTL-15 Class<br>I, II | 1.425 | 1.5 | 1.575 | 0.2 | (32) | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | 2(V <sub>REF</sub> -<br>V <sub>IL(AC)</sub> ) | V <sub>CCIO</sub> /2 - 0.15 | _ | V <sub>CCIO</sub> /2 + 0.15 | | SSTL-135/<br>SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.45 | 0.18 | (32) | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> –<br>V <sub>REF</sub> ) | V <sub>CCIO</sub> /2 - 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | | SSTL-125/<br>SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.31 | 0.18 | (32) | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> –<br>V <sub>REF</sub> ) | V <sub>CCIO</sub> /2 - 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | | SSTL-12/<br>SSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.16 | (32) | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> –<br>V <sub>REF</sub> ) | V <sub>REF</sub> - 0.15 | V <sub>CCIO</sub> /2 | V <sub>REF</sub> + 0.15 | | POD12 | 1.16 | 1.2 | 1.24 | 0.16 | _ | 0.3 | _ | V <sub>REF</sub> - 0.08 | _ | V <sub>REF</sub> + 0.08 | $<sup>^{(31)}</sup>$ To meet the $I_{OL}$ and $I_{OH}$ specifications, you must set the current strength settings accordingly. For example, to meet the SSTL15CI specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the $I_{OL}$ and $I_{OH}$ specifications in the datasheet. The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits ( $V_{IH(DC)}$ and $V_{IL(DC)}$ ). 683771 | 2022.02.14 ### **Differential HSTL and HSUL I/O Standards Specifications** Table 18. Differential HSTL and HSUL I/O Standards Specifications for Intel Arria 10 Devices | I/O Standard | ١ | / <sub>ccio</sub> (V | ) | V <sub>DIF(DC)</sub> (V) | | V <sub>DIF(AC)</sub> (V) | | | V <sub>IX(AC)</sub> (V) | | | V <sub>CM(DC)</sub> (V | ) | |------------------------|-------|----------------------|-------|--------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|--------------------------------------|----------------------------|-------------------------------------|----------------------------|----------------------------|----------------------------| | | Min | Тур | Max | Min | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | | HSTL-18 Class<br>I, II | 1.71 | 1.8 | 1.89 | 0.2 | _ | 0.4 | _ | 0.78 | _ | 1.12 | 0.78 | _ | 1.12 | | HSTL-15 Class<br>I, II | 1.425 | 1.5 | 1.575 | 0.2 | _ | 0.4 | _ | 0.68 | _ | 0.9 | 0.68 | _ | 0.9 | | HSTL-12 Class<br>I, II | 1.14 | 1.2 | 1.26 | 0.16 | V <sub>CCIO</sub> + 0.3 | 0.3 | V <sub>CCIO</sub> + 0.48 | _ | 0.5 ×<br>V <sub>CCIO</sub> | _ | 0.4 ×<br>V <sub>CCIO</sub> | 0.5 ×<br>V <sub>CCIO</sub> | 0.6 ×<br>V <sub>CCIO</sub> | | HSUL-12 | 1.14 | 1.2 | 1.3 | 2(V <sub>IH(DC)</sub> - V <sub>REF</sub> ) | 2(V <sub>REF</sub> -<br>V <sub>IH(DC)</sub> ) | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | 2(V <sub>REF</sub> -<br>V <sub>IH(AC)</sub> ) | 0.5 ×<br>V <sub>CCIO</sub> -<br>0.12 | 0.5 ×<br>V <sub>CCIO</sub> | 0.5 ×<br>V <sub>CCIO</sub><br>+0.12 | 0.4 ×<br>V <sub>CCIO</sub> | 0.5 ×<br>V <sub>CCIO</sub> | 0.6 ×<br>V <sub>CCIO</sub> | #### **Differential I/O Standards Specifications** ### Table 19. Differential I/O Standards Specifications for Intel Arria 10 Devices Differential inputs are powered by $V_{CCPT}$ which requires 1.8 V. | I/O Standard | rd V <sub>CCIO</sub> (V) | | | V <sub>ID</sub> (mV) <sup>(33)</sup> | | V <sub>ICM(DC)</sub> (V) | | V <sub>OD</sub> (V) <sup>(34)</sup> | | | V <sub>OCM</sub> (V) (34) | | | | | |----------------------|--------------------------|-----|------|--------------------------------------|--------------------------|--------------------------|-----|-------------------------------------|------|-------|---------------------------|-----|-------|------|-------| | | Min | Тур | Max | Min | Condition | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | LVDS <sup>(35)</sup> | 1.71 | 1.8 | 1.89 | 100 | V <sub>CM</sub> = 1.25 V | _ | 0 | D <sub>MAX</sub><br>≤700 Mbps | 1.85 | 0.247 | _ | 0.6 | 1.125 | 1.25 | 1.375 | | | | | | | | | 1 | D <sub>MAX</sub><br>>700 Mbps | 1.6 | | | | | | | | | continued | | | | | | | | | | | | | | | <sup>(35)</sup> For optimized LVDS receiver performance, the receiver voltage input range must be within 1.0 V to 1.6 V for data rates above 700 Mbps and 0 V to 1.85 V for data rates below 700 Mbps. $<sup>^{(33)}</sup>$ The minimum $V_{ID}$ value is applicable over the entire common mode range, $V_{CM}$ . $<sup>^{(34)}</sup>$ R<sub>L</sub> range: $90 \le R_L \le 110 \Omega$ . | I/O Standard | , | V <sub>CCIO</sub> (V) | | | V <sub>ID</sub> (mV) <sup>(33)</sup> | | | V <sub>ICM(DC)</sub> (V) | | V <sub>OD</sub> (V) <sup>(34)</sup> | | | V <sub>OCM</sub> (V) (34) | | | |----------------|------|-----------------------|------|-----|--------------------------------------|-----|-----|-------------------------------|-------|-------------------------------------|-----|-----|---------------------------|-----|-----| | | Min | Тур | Max | Min | Condition | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | RSDS (36) | 1.71 | 1.8 | 1.89 | 100 | V <sub>CM</sub> = 1.25 V | _ | 0.3 | _ | 1.4 | 0.1 | 0.2 | 0.6 | 0.5 | 1.2 | 1.4 | | Mini-LVDS (37) | 1.71 | 1.8 | 1.89 | 200 | _ | 600 | 0.4 | _ | 1.325 | 0.25 | _ | 0.6 | 1 | 1.2 | 1.4 | | LVPECL (38) | 1.71 | 1.8 | 1.89 | 300 | _ | _ | 0.6 | D <sub>MAX</sub><br>≤700 Mbps | 1.7 | _ | _ | _ | _ | _ | _ | | | | | | | | | 1 | D <sub>MAX</sub><br>>700 Mbps | 1.6 | | | | | | | #### **Related Information** Transceiver Specifications for Intel Arria 10 GX, SX, and GT Devices on page 29 Provides the specifications for transmitter, receiver, and reference clock I/O pin. # **Switching Characteristics** This section provides the performance characteristics of Intel Arria 10 core and periphery blocks for extended grade devices. $<sup>^{(33)}</sup>$ The minimum $V_{\text{ID}}$ value is applicable over the entire common mode range, $V_{\text{CM}}$ . <sup>(34)</sup> $R_1$ range: 90 ≤ $R_1$ ≤ 110 $\Omega$ . <sup>(36)</sup> For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V. <sup>(37)</sup> For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.1 V to 1.625 V. <sup>(38)</sup> For optimized LVPECL receiver performance, the receiver voltage input range must be within 0.85 V to 1.75 V for data rates above 700 Mbps and 0.45 V to 1.95 V for data rates below 700 Mbps. # **Transceiver Performance Specifications** ### **Transceiver Performance for Intel Arria 10 GX/SX Devices** #### **Table 20.** Transmitter and Receiver Data Rate Performance | Symbol/Description | Condition | Transceiver Speed<br>Grade 1 | Transceiver Speed<br>Grade 2 | Transceiver Speed<br>Grade 3 | Transceiver Speed<br>Grade 4 | Unit | |---------------------------|------------------------------------------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------| | | Maximum data rate $V_{CCR\_GXB} = V_{CCT\_GXB} = 1.03 \text{ V}$ | 17.4 | 15 | 14.2 | 12.5 | Gbps | | Chip-to-Chip (39) | Maximum data rate $V_{CCR\_GXB} = V_{CCT\_GXB} = 0.95 \text{ V}$ | 11.3 | 11.3 | 11.3 | 11.3 | Gbps | | | Minimum Data Rate | 1.0 (40) | | | | Gbps | | Backplane <sup>(39)</sup> | Maximum data rate $V_{CCR\_GXB} = V_{CCT\_GXB} = 1.03 \text{ V}$ | 12.5 | 12.5 | 12.5 | 10.3125 | Gbps | | | Minimum Data Rate | | 1.0 | (40) | | Gbps | #### **Table 21.** ATX PLL Performance | Symbol/Description | Condition | Transceiver Speed<br>Grade 1 | Transceiver Speed<br>Grade 2 | Transceiver Speed<br>Grade 3 | Transceiver Speed<br>Grade 4 | Unit | |--------------------|-------------------|------------------------------|------------------------------|------------------------------|------------------------------|------| | Supported Output | Maximum Frequency | 8.7 | 7.5 | 7.1 | 6.25 | GHz | | Frequency | Minimum Frequency | | 50 | 00 | | MHz | <sup>(40)</sup> Intel Arria 10 transceivers can support data rates down to 125 Mbps with over sampling. <sup>(39)</sup> Backplane applications assume advanced equalization circuitry, such as decision feedback equalization (DFE), is enabled to compensate for signal impairments. Chip-to-chip links are assumed to be applications with short reach channels that do not require DFE. **Table 22.** Fractional PLL Performance | Symbol/De | escription | Condition | Transceiver Speed<br>Grade 1 | Transceiver Speed<br>Grade 2 | Transceiver Speed<br>Grade 3 | Transceiver Speed<br>Grade 4 | Unit | |------------------|-------------------|-------------------|------------------------------|------------------------------|------------------------------|------------------------------|------| | Supported Output | Maximum Frequency | 6.25 | 6.25 | 6.25 | 6.25 | GHz | | | Frequency | | Minimum Frequency | | 50 | 00 | | MHz | #### Table 23. CMU PLL Performance | Symbol/Description | Condition | Transceiver Speed<br>Grade 1 | Transceiver Speed<br>Grade 2 | Transceiver Speed<br>Grade 3 | Transceiver Speed<br>Grade 4 | Unit | |--------------------|-------------------|------------------------------|------------------------------|------------------------------|------------------------------|------| | Supported Output | Maximum Frequency | 5.15625 | 5.15625 | 5.15625 | 5.15625 | GHz | | Frequency | Minimum Frequency | | 24 | 50 | _ | MHz | #### **Related Information** Transceiver Power Supply Operating Conditions on page 10 ### **High-Speed Serial Transceiver-Fabric Interface Performance for Intel Arria 10 GX/SX Devices** # Table 24. High-Speed Serial Transceiver-Fabric Interface Performance for Intel Arria 10 GX/SX Devices The frequencies listed are the maximum frequencies. | Symbol/Description | Condition (V) | Core Sp | eed Grade with Power | Options | Unit | |--------------------------------|----------------------------|---------|----------------------|-----------|------| | | | -E1H | -E2 / -I2 | -E3 / -I3 | | | 20-bit interface - FIFO | V <sub>CC</sub> = 0.9/0.95 | 516 | 400 | 400 | MHz | | 20-bit interface - Registered | V <sub>CC</sub> = 0.9/0.95 | 491 | 400 | 400 | MHz | | 32-bit interface - FIFO | V <sub>CC</sub> = 0.9/0.95 | 441 | 404 | 335 | MHz | | 32-bit interface - Registered | V <sub>CC</sub> = 0.9/0.95 | 441 | 404 | 335 | MHz | | 64-bit interface - FIFO | V <sub>CC</sub> = 0.9/0.95 | 272 | 234 | 222 | MHz | | 64-bit interface - Registered | V <sub>CC</sub> = 0.9/0.95 | 272 | 234 | 222 | MHz | | PCIe Gen3 HIP-Fabric interface | V <sub>CC</sub> = 0.9/0.95 | 300 | 250 | 125 | MHz | #### **Transceiver Performance for Intel Arria 10 GT Devices** **Table 25.** Transmitter and Receiver Data Rate Performance | Symbol/Description | Condition | | Transceiver Speed<br>Grade 1 | Transceiver Speed<br>Grade 2 | Unit | |--------------------|------------------------------------------------------------------|-----------------|------------------------------|------------------------------|------| | Chip-to-chip (41) | Maximum data rate | GT Channel (42) | 25.8 | 25.8 | Gbps | | | $V_{CCR\_GXB} = V_{CCT\_GXB} = 1.12 \text{ V}$ | GX Channel | 17.4 | 15 | Gbps | | | Maximum data rate $V_{CCR\_GXB} = V_{CCT\_GXB} = 1.03 \text{ V}$ | GX Channel | 16 | 14.2 | Gbps | | | Maximum data rate $V_{CCR\_GXB} = V_{CCT\_GXB} = 0.95 \text{ V}$ | GX Channel | 11.3 | 11.3 | Gbps | | | Minimum data rate | GT Channel | 1.0 | (43) | Chns | | | | GX Channel | | | Gbps | | Backplane (41) | Maximum data rate $V_{CCR\_GXB} = V_{CCT\_GXB} = 1.12 \text{ V}$ | GX Channel | 12.5 | 12.5 | Gbps | | | Maximum data rate $V_{CCR\_GXB} = V_{CCT\_GXB} = 1.03 \text{ V}$ | GX Channel | 12.5 | 12.5 | Gbps | | | Minimum data rate | GX Channel | 1.0 | (43) | Gbps | #### **Table 26.** ATX PLL Performance | Symbol/Description | Condition | Transceiver Speed Grade 1 | Transceiver Speed Grade 2 | Unit | |----------------------------|-------------------|---------------------------|---------------------------|------| | Supported Output Frequency | Maximum frequency | 12 | GHz | | | Supported Output Frequency | Minimum frequency | 50 | 00 | MHz | <sup>(43)</sup> Intel Arria 10 transceivers can support data rates down to 125 Mbps with over sampling. <sup>(41)</sup> Backplane applications assume advanced equalization circuitry, such as decision feedback equalization (DFE), is enabled to compensate for signal impairments. Chip-to-chip links are assumed to be applications with short reach channels that do not require DFE. <sup>(42)</sup> GT channels can only achieve 25.8 Gbps when $V_{CCT\ GXB} = 1.12\ V$ and $V_{CCR\ GXB} = 1.12\ V$ . #### **Table 27.** Fractional PLL Performance | Symbol/Description | Condition | Transceiver Speed Grade 1 | Transceiver Speed Grade 2 | Unit | |----------------------------|-------------------|---------------------------|---------------------------|------| | Supported Output Frequency | Maximum frequency | 6. | GHz | | | Supported Output Frequency | Minimum frequency | 50 | 00 | MHz | #### Table 28. CMU PLL Performance | Symbol/Description | Condition | Transceiver Speed Grade 1 | Transceiver Speed Grade 2 | Unit | |----------------------------|-------------------|---------------------------|---------------------------|------| | Supported Output Frequency | Maximum frequency | 5.15 | GHz | | | Supported Output Frequency | Minimum frequency | 24 | 50 | MHz | #### **Related Information** Transceiver Power Supply Operating Conditions on page 10 # **High-Speed Serial Transceiver-Fabric Interface Performance for Intel Arria 10 GT Devices** ### Table 29. High-Speed Serial Transceiver-Fabric Interface Performance for Intel Arria 10 GT Devices The frequencies listed are the maximum frequencies. | Symbol/Description | Condition (V) | Core Speed Grade with Power Options | | Unit | |--------------------------------|----------------------------|-------------------------------------|----|------| | | | -1 | -2 | | | 20-bit interface - FIFO | $V_{CC} = 0.9/0.95$ | 400 | | MHz | | 20-bit interface - Registered | V <sub>CC</sub> = 0.9/0.95 | 400 | | MHz | | 32-bit interface - FIFO | V <sub>CC</sub> = 0.9/0.95 | 404 | | MHz | | 32-bit interface - Registered | V <sub>CC</sub> = 0.9/0.95 | 404 | | MHz | | 64-bit interface - FIFO | V <sub>CC</sub> = 0.9/0.95 | 407 | | MHz | | 64-bit interface - Registered | V <sub>CC</sub> = 0.9/0.95 | 407 | | MHz | | PCIe Gen3 HIP-Fabric interface | V <sub>CC</sub> = 0.9/0.95 | 250 | | MHz | # **Transceiver Specifications for Intel Arria 10 GX, SX, and GT Devices** **Table 30.** Reference Clock Specifications | Symbol/Description | Condition | All | Transceiver Speed Gr | ades | Unit | |-----------------------------------------------|-------------------------------|--------------------------------------------|-----------------------|---------------------|------| | | | Min | Тур | Max | | | Supported I/O Standards | Dedicated reference clock pin | | CML, Differential LVP | ECL, LVDS, and HCSL | | | | RX reference clock pin | | CML, Differential | LVPECL, and LVDS | | | Input Reference Clock Frequency<br>(CMU PLL) | | 61 | _ | 800 | MHz | | Input Reference Clock Frequency<br>(ATX PLL) | | 100 | _ | 800 | MHz | | Input Reference Clock Frequency<br>(fPLL PLL) | | 25 <sup>(44)</sup> /<br>50 <sup>(45)</sup> | _ | 800 | MHz | | Rise time | 20% to 80% | _ | _ | 400 | ps | | Fall time | 80% to 20% | _ | _ | 400 | ps | | Duty cycle | _ | 45 | _ | 55 | % | | Spread-spectrum modulating clock frequency | PCIe | 30 | _ | 33 | kHz | | Spread-spectrum downspread | PCIe | _ | 0 to -0.5 | _ | % | | On-chip termination resistors | _ | _ | 100 | _ | Ω | | Absolute V <sub>MAX</sub> | Dedicated reference clock pin | _ | _ | 1.6 | V | | | RX reference clock pin | _ | _ | 1.2 | V | | Absolute V <sub>MIN</sub> | _ | -0.4 | _ | _ | V | | Peak-to-peak differential input voltage | _ | 200 | _ | 1600 | mV | | V <sub>ICM</sub> (AC coupled) | V <sub>CCR GXB</sub> = 0.95 V | _ | 0.95 | _ | V | <sup>(44)</sup> This specification is for HDMI mode only. $<sup>^{(45)}</sup>$ This specification is for other non-HDMI modes. | Symbol/Description | Condition | All Transceiver Speed Grades | | ades | Unit | |-----------------------------------------------|--------------------------------------------|------------------------------|-----------|------|----------| | | | Min | Тур | Max | | | | V <sub>CCR_GXB</sub> = 1.03 V | _ | 1.03 | _ | V | | | V <sub>CCR_GXB</sub> = 1.12 V | _ | 1.12 | _ | V | | V <sub>ICM</sub> (DC coupled) | HCSL I/O standard for PCIe reference clock | 250 | _ | 550 | mV | | Transmitter REFCLK Phase Noise (622 MHz) (46) | 100 Hz | _ | _ | -70 | dBc/Hz | | | 1 kHz | _ | _ | -90 | dBc/Hz | | | 10 kHz | _ | _ | -100 | dBc/Hz | | | 100 kHz | _ | _ | -110 | dBc/Hz | | | ≥ 1 MHz | _ | _ | -120 | dBc/Hz | | Transmitter REFCLK Phase Jitter (100 MHz) | 1.5 MHz to 100 MHz (PCIe) | _ | _ | 4.2 | ps (rms) | | R <sub>REF</sub> | _ | _ | 2.0 k ±1% | _ | Ω | | T <sub>SSC-MAX-PERIOD-SLEW</sub> | Max SSC df/dt | | | 0.75 | | ### **Table 31.** Transceiver Clocks Specifications | Symbol/Description | Condition | A | Unit | | | |----------------------------------------|---------------------------|-----|------|-----|------| | Symbol/ Description | Condition | Min | Тур | Max | Onit | | CLKUSR pin for transceiver calibration | Transceiver Calibration | 100 | _ | 125 | MHz | | reconfig_clk | Reconfiguration interface | 100 | _ | 125 | MHz | <sup>(46)</sup> To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f (MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622). **Table 32.** Transceiver Clock Network Maximum Data Rate Specifications | Clock Network | Maximum Performance (47) | | | Channel Span | Unit | |-------------------------------------------------------------|--------------------------|------|---------|------------------------------------------------------|------| | | ATX | fPLL | СМИ | | | | x1 | 17.4 | 12.5 | 10.3125 | 6 channels in a single bank | Gbps | | x6 | 17.4 | 12.5 | N/A | 6 channels in a single bank | Gbps | | PLL feedback compensation mode | 17.4 | 12.5 | N/A | Side-wide | Gbps | | xN at 0.95 V V <sub>CCR_GXB</sub> /<br>V <sub>CCT_GXB</sub> | 10.5 | 10.5 | N/A | Up two banks and down two banks (47) (48) | Gbps | | xN at 1.03 V V <sub>CCR_GXB</sub> /<br>V <sub>CCT_GXB</sub> | 15.0 | 12.5 | N/A | Up two banks and down two banks <sup>(47)</sup> (48) | Gbps | | xN at 1.12 V V <sub>CCR_GXB</sub> /<br>V <sub>CCT_GXB</sub> | 16.0 | 12.5 | N/A | Up two banks and down two banks <sup>(47)</sup> (48) | Gbps | **Table 33.** Receiver Specifications | Symbol/Description | Condition | All Transceiver Speed Grades | | | 11-24 | |--------------------------------------------------------------|-----------|-----------------------------------------------------------------------------------|-----|-----|-----------| | | Condition | Min | Тур | Max | Unit | | Supported I/O Standards | _ | High Speed Differential I/O, CML , Differential LVPECL , and LVDS <sup>(49)</sup> | | | | | Absolute V <sub>MAX</sub> for a receiver pin <sup>(50)</sup> | _ | _ | _ | 1.2 | V | | Absolute V <sub>MIN</sub> for a receiver pin <sup>(50)</sup> | _ | -0.4 | _ | _ | V | | | | | | | continued | <sup>(47)</sup> The maximum data rate depends on speed grade. <sup>(50)</sup> The device cannot tolerate prolonged operation at this absolute maximum. <sup>(48)</sup> For more information, refer to the PLLs and Clock Networks chapter of the *Intel Arria 10 Transceiver PHY User Guide*. <sup>(49)</sup> CML, Differential LVPECL, and LVDS are only used on AC coupled links. | Symbol/Description | Condition | A | II Transceiver Speed Grade | es | Unit | |-----------------------------------------------------------------------------------------------------------------|-------------------------------|-----|----------------------------|-----|-----------| | | Condition | Min | Тур | Max | Onic | | Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) before device<br>configuration | _ | - | _ | 1.6 | V | | Maximum peak-to-peak | V <sub>CCR_GXB</sub> = 1.12 V | _ | _ | 2.0 | V | | differential input voltage V <sub>ID</sub> (diff p-p) after device | V <sub>CCR_GXB</sub> = 1.03 V | _ | _ | 2.0 | V | | configuration | V <sub>CCR_GXB</sub> = 0.95 V | _ | _ | 2.4 | V | | Minimum differential eye opening at receiver serial input pins (51) | _ | 50 | - | _ | mV | | Differential on-chip | 85-Ω setting | _ | 85 ± 30% | _ | Ω | | termination resistors | 100-Ω setting | _ | 100 ± 30% | _ | Ω | | | V <sub>CCR_GXB</sub> = 0.95 V | _ | 600 | _ | mV | | V <sub>ICM</sub> (AC and DC coupled) | V <sub>CCR_GXB</sub> = 1.03 V | _ | 700 | _ | mV | | | V <sub>CCR_GXB</sub> = 1.12 V | _ | 700 | _ | mV | | t <sub>LTR</sub> <sup>(53)</sup> | _ | _ | _ | 10 | μs | | t <sub>LTD</sub> <sup>(54)</sup> | _ | 4 | _ | _ | μs | | t <sub>LTD_manual</sub> (55) | - | 4 | _ | _ | μs | | t <sub>LTR_LTD_manual</sub> (56) | _ | 15 | _ | _ | μs | | | | • | • | • | continued | <sup>(51)</sup> The differential eye opening specification at the receiver input pins assumes that Receiver Equalization is disabled. If you enable Receiver Equalization, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. <sup>(52)</sup> Intel Arria 10 devices only support DC coupling when using the Hybrid Memory Cube (HMC) or the Intel QuickPath Interconnect (QPI) specifications. <sup>(53)</sup> $t_{LTR}$ is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. $<sup>^{(54)}</sup>$ $t_{LTD}$ is time required for the receiver CDR to start recovering valid data after the $rx_is_lockedtodata$ signal goes high. | Symbol/Description | Condition | А | 11-2 | | | |---------------------------------------------------------------------------------------------|---------------------|-------|------|------|------| | | Condition | Min | Тур | Max | Unit | | Run Length | _ | _ | _ | 200 | UI | | CDD DDM . I | PCIe-only | -300 | _ | 300 | PPM | | CDR PPM tolerance | All other protocols | -1000 | _ | 1000 | PPM | | Programmable DC Gain | Setting = 0-4 | 0 | _ | 10 | dB | | Programmable AC Gain at High Gain mode and Data Rate $\leq$ 6 Gbps with 0.95 V $V_{CCR}$ | Setting = 0-28 | 0 | _ | 19 | dB | | Programmable AC Gain at High Gain mode and Data Rate $\leq$ 6 Gpbs with 1.03 V $V_{CCR}$ | Setting = 0-28 | 0 | _ | 21 | dB | | Programmable AC Gain at High Gain mode and Data Rate $\leq$ 17.4 Gpbs with 1.03 V $V_{CCR}$ | Setting = 0-28 | 0 | _ | 17 | dB | | Programmable AC Gain at<br>High Data Rate mode | Setting = 0-15 | 0 | _ | 8 | dB | $<sup>^{(56)}</sup>$ $t_{LTR\_LTD\_manual}$ is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. $<sup>^{(55)}</sup>$ $t_{LTD\_manual}$ is the time required for the receiver CDR to start recovering valid data after the $rx\_is\_lockedtodata$ signal goes high when the CDR is functioning in the manual mode. **Table 34.** Transmitter Specifications | Symbol/Description | Constitute or | All Transceiver Speed Grades | | | | |-----------------------------------|------------------------------------------------------------------|------------------------------|---------------------------------|-----|------| | | Condition | Min | Тур | Max | Unit | | Supported I/O Standards | _ | | High Speed Differential I/O (57 | 7) | _ | | Differential on-chip | 85-Ω setting | _ | 85 ± 20% | _ | Ω | | termination resistors | 100-Ω setting | _ | 100 ± 20% | _ | Ω | | | V <sub>CCT</sub> = 0.95 V | _ | 450 | _ | mV | | V <sub>OCM</sub> (AC coupled) | V <sub>CCT</sub> = 1.03 V | _ | 500 | _ | mV | | | V <sub>CCT</sub> = 1.12 V | _ | 550 | _ | mV | | | V <sub>CCT</sub> = 0.95 V | _ | 450 | _ | mV | | V <sub>OCM</sub> (DC coupled) | V <sub>CCT</sub> = 1.03 V | _ | 500 | _ | mV | | | V <sub>CCT</sub> = 1.12 V | _ | 550 | _ | mV | | Rise time <sup>(58)</sup> | 20% to 80% | 20 | _ | 130 | ps | | Fall time <sup>(58)</sup> | 80% to 20% | 20 | _ | 130 | ps | | Intra-differential pair skew (59) | TX V <sub>CM</sub> = 0.5 V and slew rate setting of SLEW_R5 (60) | _ | - | 15 | ps | <sup>(57)</sup> High Speed Differential I/O is the dedicated I/O standard for the transmitter in Intel Arria 10 transceivers. <sup>(58)</sup> The Intel Quartus Prime software automatically selects the appropriate slew rate depending on the design configurations. <sup>(59)</sup> In QPI mode, if $V_{CM} < 0.17$ V, the input Vid must be greater than 100 mV. If $V_{CM} > 0.17$ V, the input Vid must be greater than 70 mV. <sup>(60)</sup> SLEW\_R1 is the slowest and SLEW\_R5 is the fastest. SLEW\_R6 and SLEW\_R7 are not used. **Table 35.** Typical Transmitter V<sub>OD</sub> Settings | Symbol | V <sub>OD</sub> Setting | V <sub>OD</sub> -to-V <sub>CCT</sub> Ratio | |----------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------| | | 31 | 1.00 | | | 30 | 0.97 | | | 29 | 0.93 | | | 28 | 0.90 | | | 27 | 0.87 | | | 26 | 0.83 | | | 25 | 0.80 | | | 24 | 0.77 | | | 23 | 0.73 | | V <sub>OD</sub> differential value = V <sub>OD</sub> -to-V <sub>CCT</sub> ratio x V <sub>CCT</sub> | 22 | 0.70 | | vob differential value = vob-to-vcct ratio x vcct | 21 | 0.67 | | | 20 | 0.63 | | | 19 | 0.60 | | | 18 | 0.57 | | | 17 | 0.53 | | | 16 | 0.50 | | | 15 | 0.47 | | | 14 | 0.43 | | | 13 | 0.40 | | | 12 | 0.37 | **Table 36.** Transmitter Channel-to-channel Skew Specifications | Mode | Channel Span | Maximum Skew | Unit | |--------------------------------------------|------------------------------|--------------|------| | x6 Clock | Up to 6 channels in one bank | 61 | ps | | xN Clock | Within 2 banks | 230 | ps | | | Up 2 banks and down 2 banks | 500 | | | PLL Feedback Compensation (61), (62), (63) | Side-wide | 1600 | ps | #### **Related Information** PLLs and Clock Networks # **Core Performance Specifications** ### **Clock Tree Specifications** #### Table 37. Clock Tree Performance for Intel Arria 10 Devices | Parameter | Performance (All Speed Grades) | Unit | |---------------------------------------------------------|--------------------------------|------| | Global clock, regional clock, and small periphery clock | 644 | MHz | | Large periphery clock | 525 | MHz | $<sup>^{(61)}</sup>$ refclk is set to 125 MHz during the test. <sup>(62)</sup> You can reduce the lane-to-lane skew by increasing the reference clock frequency. <sup>(63)</sup> The middle refclk location provides the lowest lane-to-lane skew. ## **PLL Specifications** #### **Fractional PLL Specifications** **Table 38.** Fractional PLL Specifications for Intel Arria 10 Devices | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------|----------------------------------------------------------------------------------------------------------|--------------|-----|-----|----------|-----------| | f <sub>IN</sub> | Input clock frequency | _ | 30 | _ | 800 (64) | MHz | | f <sub>INPFD</sub> | Input clock frequency to the phase frequency detector (PFD) | - | 30 | _ | 700 | MHz | | f <sub>CASC_INPFD</sub> | Input clock frequency to the PFD of destination cascade PLL | - | 30 | _ | 60 | MHz | | f <sub>VCO</sub> | PLL voltage-controlled oscillator (VCO) operating range | - | 6 | _ | 14.025 | GHz | | t <sub>EINDUTY</sub> | Input clock duty cycle | _ | 45 | _ | 55 | % | | f <sub>OUT</sub> | Output frequency for internal global or regional clock | - | _ | _ | 644 | MHz | | f <sub>DYCONFIGCLK</sub> | Dynamic configuration clock for reconfig_clk | - | _ | _ | 100 | MHz | | t <sub>LOCK</sub> | Time required to lock from end-of-device configuration or deassertion of pll_powerdown | _ | _ | _ | 1 | ms | | t <sub>DLOCK</sub> | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _ | _ | _ | 1 | ms | | f <sub>CLBW</sub> | PLL closed-loop bandwidth | _ | 0.3 | _ | 4 | MHz | | t <sub>PLL_PSERR</sub> | Accuracy of PLL phase shift | Non-SmartVID | _ | _ | 50 | ps | | | | SmartVID | _ | _ | 75 | ps | | | | <u> </u> | | | | continued | <sup>(64)</sup> This specification is limited by the I/O maximum frequency. The maximum achievable I/O frequency is different for each I/O standard and is depends on design and system specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system. | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------|-------------------------------------------------|----------------------------|-----|-----|------|-----------| | t <sub>ARESET</sub> | Minimum pulse width on the pll_powerdown signal | _ | 10 | _ | _ | ns | | t <sub>INCCJ</sub> (65)(66) | Input clock cycle-to-cycle jitter | F <sub>REF</sub> ≥ 100 MHz | _ | _ | 0.13 | UI (p-p) | | | | F <sub>REF</sub> < 100 MHz | _ | _ | 650 | ps (p-p) | | t <sub>OUTPJ</sub> (67) | Period jitter for clock output | F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 600 | ps (p-p) | | | | F <sub>OUT</sub> < 100 MHz | _ | _ | 60 | mUI (p-p) | | t <sub>OUTCCJ</sub> (67) | Cycle-to-cycle jitter for clock output | F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 600 | ps (p-p) | | | | F <sub>OUT</sub> < 100 MHz | _ | _ | 60 | mUI (p-p) | | dK <sub>BIT</sub> | Bit number of Delta Sigma Modulator (DSM) | _ | _ | 32 | _ | bit | #### **Related Information** - Memory Output Clock Jitter Specifications on page 53 Provides more information about the external memory interface clock output jitter specifications. - KDB link: How do I compensate for the jitter of PLL cascading or non-dedicated clock path for Intel Arria 10 PLL reference clock? For the Intel Quartus Prime software version prior to 17.1, the fPLL output may experience additional jitter. The additional jitter occurs if you source the reference clock from a cascaded PLL output, global clock, or core clock. To compensate for the jitter, the designs require additional constraints. This issue has been fixed in the Intel Quartus Prime software version 17.1. <sup>(67)</sup> External memory interface clock output jitter specifications use a different measurement method, which are available in Memory Output Clock Jitter Specification for Intel Arria 10 Devices table. <sup>(65)</sup> A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps. <sup>&</sup>lt;sup>(66)</sup> $F_{REF}$ is $f_{IN}/N$ , specification applies when N = 1. ### I/O PLL Specifications Table 39. I/O PLL Specifications for Intel Arria 10 Devices | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|--------------------------------------------------------------------|---------------------------|-----|----------|---------------------|-----------| | f <sub>IN</sub> | Input clock frequency | -1 speed grade | 10 | _ | 800 (68) | MHz | | | | -2 speed grade | 10 | _ | 700 (68) | MHz | | | | -3 speed grade | 10 | _ | 650 <sup>(68)</sup> | MHz | | f <sub>INPFD</sub> | Input clock frequency to the PFD | _ | 10 | _ | 325 | MHz | | f <sub>CASC_INPFD</sub> | Input clock frequency to the PFD of destination cascade PLL | - | 10 | _ | 60 | MHz | | f <sub>VCO</sub> | PLL VCO operating range | -1 speed grade | 600 | _ | 1600 | MHz | | | | -2 speed grade | 600 | _ | 1434 | MHz | | | | -3 speed grade | 600 | _ | 1250 | MHz | | f <sub>CLBW</sub> | PLL closed-loop bandwidth | _ | 0.1 | _ | 8 | MHz | | t <sub>EINDUTY</sub> | Input clock or external feedback clock input duty cycle | _ | 40 | _ | 60 | % | | f <sub>OUT</sub> | Output frequency for internal global or regional clock (C counter) | -1, -2, -3 speed<br>grade | _ | _ | 644 | MHz | | f <sub>OUT_EXT</sub> | Output frequency for external clock output | -1 speed grade | _ | _ | 800 | MHz | | | | -2 speed grade | _ | _ | 720 | MHz | | | | -3 speed grade | _ | _ | 650 | MHz | | t <sub>OUTDUTY</sub> | Duty cycle for dedicated external clock output | Non-SmartVID | 45 | 50 | 55 | % | | | (when set to 50%) | SmartVID | 42 | 50 | 58 | % | | t <sub>FCOMP</sub> | External feedback clock compensation time | _ | _ | _ | 10 | ns | | | | | ' | <b>'</b> | ' | continued | <sup>(68)</sup> This specification is limited by the I/O maximum frequency. The maximum achievable I/O frequency is different for each I/O standard and is depends on design and system specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system. | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------|----------------------------------------------------------------------------------------------------------|----------------------------|-----|-----|------|-----------| | f <sub>DYCONFIGCLK</sub> | Dynamic configuration clock for mgmt_clk and scanclk | - | _ | _ | 100 | MHz | | t <sub>LOCK</sub> | Time required to lock from end-of-device configuration or deassertion of areset | _ | _ | _ | 1 | ms | | t <sub>DLOCK</sub> | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _ | _ | _ | 1 | ms | | t <sub>PLL_PSERR</sub> | Accuracy of PLL phase shift | _ | _ | _ | ±50 | ps | | t <sub>ARESET</sub> | Minimum pulse width on the areset signal | _ | 10 | _ | _ | ns | | t <sub>INCCJ</sub> (69)(70) | Input clock cycle-to-cycle jitter | F <sub>REF</sub> ≥ 100 MHz | _ | _ | 0.15 | UI (p-p) | | | | F <sub>REF</sub> < 100 MHz | _ | _ | 750 | ps (p-p) | | t <sub>OUTPJ_DC</sub> | Period jitter for dedicated clock output | F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 175 | ps (p-p) | | | | F <sub>OUT</sub> < 100 MHz | _ | _ | 17.5 | mUI (p-p) | | t <sub>OUTCCJ_DC</sub> | Cycle-to-cycle jitter for dedicated clock output | F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 175 | ps (p-p) | | | | F <sub>OUT</sub> < 100 MHz | _ | _ | 17.5 | mUI (p-p) | | t <sub>OUTPJ_IO</sub> (71) | Period jitter for clock output on the regular I/O | F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 600 | ps (p-p) | | | | F <sub>OUT</sub> < 100 MHz | _ | _ | 60 | mUI (p-p) | | t <sub>OUTCCJ_IO</sub> (71) | Cycle-to-cycle jitter for clock output on the | F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 600 | ps (p-p) | | | regular I/O | F <sub>OUT</sub> < 100 MHz | _ | _ | 60 | mUI (p-p) | | t <sub>CASC_OUTPJ_DC</sub> | Period jitter for dedicated clock output in | F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 175 | ps (p-p) | | | cascaded PLLs | F <sub>OUT</sub> < 100 MHz | _ | _ | 17.5 | mUI (p-p) | <sup>(69)</sup> A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps. <sup>&</sup>lt;sup>(70)</sup> $F_{REF}$ is $f_{IN}/N$ , specification applies when N = 1. <sup>(71)</sup> External memory interface clock output jitter specifications use a different measurement method, which are available in Memory Output Clock Jitter Specification for Intel Arria 10 Devices table. #### **Related Information** - Memory Output Clock Jitter Specifications on page 53 Provides more information about the external memory interface clock output jitter specifications. - KDB link: How do I compensate for the jitter of PLL cascading or non-dedicated clock path for Intel Arria 10 PLL reference clock? For the Intel Quartus Prime software version prior to 17.1, the I/O PLL output may experience additional jitter. The additional jitter occurs if you source the reference clock from a cascaded PLL output, global clock, or core clock. To compensate for the jitter, the designs require additional constraints. This issue has been fixed in the Intel Quartus Prime software version 17.1. ### **DSP Block Specifications** Table 40. DSP Block Performance Specifications for Intel Arria 10 Devices (V<sub>CC</sub> and V<sub>CCP</sub> at 0.9 V Typical Value) | Mode | | | Perfor | mance | | | Unit | |---------------------------------------------------------------------------|------------|------------|------------|------------|------------|------------|------| | | -E1S, -E1H | -I1S, -I1H | -E2L, -E2S | -I2L, -I2S | -E3S, -E3V | -I3S, -I3V | | | Fixed-point 18 × 19 multiplication mode | 548 | 528 | 456 | 438 | 364 | 346 | MHz | | Fixed-point 27 × 27 multiplication mode | 541 | 522 | 450 | 434 | 358 | 344 | MHz | | Fixed-point 18 × 18 multiplier adder mode | 548 | 529 | 459 | 440 | 370 | 351 | MHz | | Fixed-point $18 \times 18$ multiplier adder summed with 36-bit input mode | 539 | 517 | 444 | 422 | 349 | 326 | MHz | | Fixed-point 18 × 19 systolic mode | 548 | 529 | 459 | 440 | 370 | 351 | MHz | | Complex 18 × 19 multiplication mode | 548 | 528 | 456 | 438 | 364 | 346 | MHz | | Floating point multiplication mode | 548 | 527 | 447 | 427 | 347 | 326 | MHz | | Floating point adder or subtract mode | 488 | 471 | 388 | 369 | 288 | 266 | MHz | | Floating point multiplier adder or subtract mode | 483 | 465 | 386 | 368 | 290 | 270 | MHz | | Floating point multiplier accumulate mode | 510 | 490 | 418 | 393 | 326 | 294 | MHz | | Floating point vector one mode | 502 | 482 | 404 | 382 | 306 | 282 | MHz | | Floating point vector two mode | 474 | 455 | 383 | 367 | 293 | 278 | MHz | Table 41. DSP Block Performance Specifications for Intel Arria 10 Devices (V<sub>CC</sub> and V<sub>CCP</sub> at 0.95 V Typical Value) | Mode | Perfor | mance | Unit | |--------------------------------------------------------------------------|------------|------------|------| | | -I1S, -I1H | -I2L, -I2S | | | Fixed-point 18 × 19 multiplication mode | 635 | 517 | MHz | | Fixed-point 27 × 27 multiplication mode | 633 | 517 | MHz | | Fixed-point $18 \times 18$ multiplier adder mode | 635 | 516 | MHz | | Fixed-point 18 $ imes$ 18 multiplier adder summed with 36-bit input mode | 631 | 509 | MHz | | Fixed-point 18 × 19 systolic mode | 635 | 516 | MHz | | Complex 18 × 19 multiplication mode | 635 | 517 | MHz | | Floating point multiplication mode | 635 | 501 | MHz | | Floating point adder or subtract mode | 564 | 468 | MHz | | Floating point multiplier adder or subtract mode | 564 | 475 | MHz | | Floating point multiplier accumulate mode | 581 | 482 | MHz | | Floating point vector one mode | 574 | 471 | MHz | | Floating point vector two mode | 550 | 450 | MHz | | | | • | | ## **Memory Block Specifications** To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL and set to **50%** output duty cycle. Use the Intel Quartus Prime software to report timing for the memory block clocking schemes. When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in f<sub>MAX</sub>. Table 42. Memory Block Performance Specifications for Intel Arria 10 Devices (V<sub>CC</sub> and V<sub>CCP</sub> at 0.9 V Typical Value) | Memory | Mode | | | Perform | ance | | | |------------|--------------------------------------------------------------------------------------------------|------------|------------|----------------------------|------------|------------|------| | | | -E1S, -E1H | -I1S, -I1H | -E2L, -E2S, -<br>I2L, -I2S | -E3S, -E3V | -I3S, -I3V | Unit | | MLAB | Single port, all supported widths (×16/×32) | 700 | 660 | 570 | 490 | 490 | MHz | | | Simple dual-port, all supported widths (×16/×32) | 700 | 660 | 570 | 490 | 490 | MHz | | | Simple dual-port with the read-during-write option set to <b>Old Data</b> , all supported widths | 460 | 450 | 400 | 330 | 330 | MHz | | | ROM, all supported width (×16/×32) | 700 | 660 | 570 | 490 | 490 | MHz | | M20K Block | Single-port, all supported widths | 730 | 690 | 625 | 530 | 510 | MHz | | | Simple dual-port, all supported widths | 730 | 690 | 625 | 530 | 510 | MHz | | | Simple dual-port with the read-during-write option set to <b>Old Data</b> , all supported widths | 550 | 520 | 470 | 410 | 410 | MHz | | | Simple dual-port with ECC enabled, 512 × 32 | 470 | 450 | 410 | 360 | 360 | MHz | | | Simple dual-port with ECC and optional pipeline registers enabled, 512 × 32 | 620 | 590 | 520 | 470 | 470 | MHz | | | True dual port, all supported widths | 730 | 690 | 600 | 480 | 480 | MHz | | | ROM, all supported widths | 730 | 690 | 625 | 530 | 510 | MHz | Table 43. Memory Block Performance Specifications for Intel Arria 10 Devices (V<sub>CC</sub> and V<sub>CCP</sub> at 0.95 V Typical Value) | Memory | Mode | Performance | | | |------------|----------------------------------------------------------|-------------|------------|-----------| | | | -I1S, -I1H | -I2L, -I2S | Unit | | MLAB | Single port, all supported widths (×16/×32) | 706 | 610 | MHz | | | Simple dual-port, all supported widths (×16/×32) | 706 | 610 | MHz | | | Simple dual-port with read and write at the same address | 482 | 428 | MHz | | | ROM, all supported width (×16/×32) | 706 | 610 | MHz | | M20K Block | Single-port, all supported widths | 735 | 670 | MHz | | | | | | continued | | Memory | Mode | | Performance | | |--------|--------------------------------------------------------------------------------------------------|------------|-------------|------| | | | -I1S, -I1H | -I2L, -I2S | Unit | | | Simple dual-port, all supported widths | 735 | 670 | MHz | | | Simple dual-port with the read-during-write option set to <b>Old Data</b> , all supported widths | 555 | 500 | MHz | | | Simple dual-port with ECC enabled, 512 × 32 | 480 | 440 | MHz | | | Simple dual-port with ECC and optional pipeline registers enabled, $512 \times 32$ | 630 | 555 | MHz | | | True dual port, all supported widths | 735 | 640 | MHz | | | ROM, all supported widths | 735 | 670 | MHz | # **Temperature Sensing Diode Specifications** #### **Internal Temperature Sensing Diode Specifications** Table 44. Internal Temperature Sensing Diode Specifications for Intel Arria 10 Devices | Temperature Range | Accuracy | Offset Calibrated Option | Sampling Rate | Conversion Time | Resolution | |-------------------|----------|--------------------------|---------------|-----------------|------------| | −40 to 125°C | ±5°C | No | 1 MHz | < 5 ms | 10 bits | #### **Related Information** Transfer Function for Internal TSD Provides the transfer function for the internal TSD. #### **External Temperature Sensing Diode Specifications** #### Table 45. External Temperature Sensing Diode Specifications for Intel Arria 10 Devices - The typical value is at 25°C. - Diode accuracy improves with lower injection current. - Absolute accuracy is dependent on third party external diode ADC and integration specifics. | Description | Min | Тур | Max | Unit | |------------------------------------------|-----|------|-----|------| | I <sub>bias</sub> , diode source current | 10 | _ | 100 | μΑ | | V <sub>bias</sub> , voltage across diode | 0.3 | _ | 0.9 | V | | Series resistance | _ | _ | < 1 | Ω | | Diode ideality factor | _ | 1.03 | _ | _ | ## **Internal Voltage Sensor Specifications** ### Table 46. Internal Voltage Sensor Specifications for Intel Arria 10 Devices | | Parameter | Minimum | Typical | Maximum | Unit | |---------------------------|--------------------------------------|---------|---------|---------|------| | Resolution | | _ | _ | 6 | Bit | | Sampling rate | | _ | _ | 500 | Ksps | | Differential non-linearit | cy (DNL) | _ | _ | ±1 | LSB | | Integral non-linearity ( | INL) | _ | _ | ±1 | LSB | | Gain error | | _ | _ | ±1 | % | | Offset error | | _ | _ | ±1 | LSB | | Input capacitance | | _ | 20 | _ | pF | | Clock frequency | | 0.1 | _ | 11 | MHz | | Unipolar Input Mode | Input signal range for Vsigp | 0 | _ | 1.5 | V | | | Common mode voltage on Vsign | 0 | _ | 0.25 | V | | | Input signal range for Vsigp – Vsign | 0 | _ | 1.25 | V | 683771 | 2022.02.14 ## **Periphery Performance Specifications** This section describes the periphery performance, high-speed I/O, and external memory interface. Actual achievable frequency depends on design and system specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system. ### **High-Speed I/O Specifications** #### Table 47. High-Speed I/O Specifications for Intel Arria 10 Devices When serializer/deserializer (SERDES) factor J = 3 to 10, use the SERDES block. For LVDS applications, you must use the PLLs in integer PLL mode. You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine the leftover timing margin. The Intel Arria 10 devices support the following output standards using true LVDS output buffer types on all I/O banks: - True RSDS output standard with data rates of up to 360 Mbps - True mini-LVDS output standard with data rates of up to 400 Mbps | Symbol | Condition | -E1S <sup>(72)</sup> , -E1H, -I1S <sup>(72)</sup> , -I1H | | | -E2L, | E2L, -E2S <sup>(72)</sup> , -I2L, -<br>I2S <sup>(72)</sup> | | -E3L, -E3S <sup>(72)</sup> , -E3V, -<br>I3L, -I3S <sup>(72)</sup> , -I3V | | | Unit | |----------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------------|-----|----------|----------|------------------------------------------------------------|----------|--------------------------------------------------------------------------|-----|---------------------|------| | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | f <sub>HSCLK_in</sub> (input clock frequency) True<br>Differential I/O Standards | Clock boost factor $W = 1 \text{ to } 40^{(73)}$ | 10 | _ | 800 | 10 | _ | 700 | 10 | _ | 625 | MHz | | f <sub>HSCLK_in</sub> (input clock frequency) Single<br>Ended I/O Standards | Clock boost factor $W = 1 \text{ to } 40^{(73)}$ | 10 | _ | 625 | 10 | _ | 625 | 10 | _ | 525 | MHz | | f <sub>HSCLK_OUT</sub> (output clock frequency) | _ | _ | _ | 800 (74) | _ | _ | 700 (74) | _ | _ | 625 <sup>(74)</sup> | MHz | | | | | | | <u> </u> | | | <u> </u> | | conti | nued | <sup>(72) -</sup>E1S and -E2S speed grades are applicable to both $V_{CC} = 0.9 \text{ V}$ and 0.95 V. -E3S speed grade is only applicable to $V_{CC} = 0.9 \text{ V}$ . <sup>(73)</sup> Clock Boost Factor (W) is the ratio between the input data rate and the input clock rate. <sup>(74)</sup> This is achieved by using the PHY clock network. | Symbol | | Condition | -E1S <sup>(72)</sup> , | $-E1S^{(72)}, -E1H, -I1S^{(72)}, -I1H \qquad -E2L, -E2S^{(72)}, -I2L, - \\ I2S^{(72)} \qquad I3L, -I3S^{(72)}$ | | -E3L, -E3S <sup>(72)</sup> , -E3V, -<br>I3L, -I3S <sup>(72)</sup> , -I3V | | Unit | | | | | |-------------|-----------------------------------------------------------------|-------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------|-----|---------------------|------|-----|---------------------|------| | | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | I<br>I<br>S | True<br>Differential<br>I/O | SERDES factor<br>J = 4 to 10 (76)<br>(77)(78) | (78) | _ | 1600 | (78) | _ | 1434 | (78) | _ | 1250 | Mbps | | | Standards -<br>f <sub>HSDR</sub> (data<br>rate) <sup>(75)</sup> | SERDES factor<br>J = 3 (76)(77)(78) | (78) | _ | 1200 | (78) | _ | 1076 | (78) | _ | 938 | Mbps | | | | SERDES factor J = 2,<br>uses DDR registers | (78) | _ | 333 (79) | (78) | _ | 275 <sup>(79)</sup> | (78) | _ | 250 <sup>(79)</sup> | Mbps | | | | SERDES factor J = 1, uses DDR registers | (78) | _ | 333 (79) | (78) | _ | 275 <sup>(79)</sup> | (78) | _ | 250 <sup>(79)</sup> | Mbps | | | t <sub>x Jitter</sub> - True<br>Differential<br>I/O | Total jitter for data<br>rate, 600 Mbps –<br>1.6 Gbps | - | _ | 160 | _ | _ | 200 | _ | _ | 250 | ps | | | Standards | Total jitter for data rate, < 600 Mbps | _ | _ | 0.1 | _ | _ | 0.12 | _ | _ | 0.15 | UI | $<sup>^{(72)}</sup>$ -E1S and -E2S speed grades are applicable to both $V_{CC} = 0.9 \text{ V}$ and 0.95 V. -E3S speed grade is only applicable to $V_{CC} = 0.9 \text{ V}$ . <sup>(75)</sup> Requires package skew compensation with PCB trace length. <sup>(76)</sup> The $F_{max}$ specification is based on the fast clock used for serial data. The interface $F_{max}$ is also dependent on the parallel clock domain which is design dependent and requires timing analysis. <sup>(77)</sup> The $V_{CC}$ and $V_{CCP}$ must be on a combined power layer and a maximum load of 5 pF for chip-to-chip interface. <sup>(78)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and serializer do not have a minimum toggle rate. <sup>(79)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (f<sub>OUT</sub>) provided you can close the design timing and the signal integrity meets the interface requirements. | Symbol | | Condition | -E1S <sup>(72)</sup> | , -E1H, -I | 1S <sup>(72)</sup> , -I1H | -E2L, | -E2S <sup>(72)</sup> | , -I2L, - | -E3L,<br>I3L, | -E3S <sup>(72)</sup><br>-I3S <sup>(72)</sup> | , -E3V, -<br>, -I3V | Unit | |---------------------|-----------------------------------------------------------|-----------------------------------------------------------------|----------------------|------------|---------------------------|-------|----------------------|-----------|---------------|----------------------------------------------|---------------------|------| | | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | t <sub>DUTY</sub> <sup>(80)</sup> | TX output clock duty<br>cycle for Differential<br>I/O Standards | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | % | | | t <sub>RISE &amp;</sub> & t <sub>FALL</sub> (77)(81) | True Differential I/O<br>Standards | _ | _ | 160 | _ | _ | 180 | _ | _ | 200 | ps | | | TCCS (80)(75) | True Differential I/O<br>Standards | _ | _ | 150 | _ | _ | 150 | _ | _ | 150 | ps | | Receiver | True<br>Differential | SERDES factor<br>J = 4 to 10 (76)(77)(78) | 150 | _ | 1600 | 150 | _ | 1434 | 150 | _ | 1250 | Mbps | | | I/O<br>Standards -<br>f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor<br>J = 3 (76)(77)(78) | 150 | | 1200 | 150 | _ | 1076 | 150 | _ | 938 | Mbps | | | f <sub>HSDR</sub> (data rate) | SERDES factor<br>J = 3 to 10 | (78) | _ | (82) | (78) | _ | (82) | (78) | _ | (82) | Mbps | | | (without DPA) (75) | SERDES factor J = 2,<br>uses DDR registers | (78) | _ | (79) | (78) | _ | (79) | (78) | _ | (79) | Mbps | | | | SERDES factor J = 1,<br>uses DDR registers | (78) | _ | (79) | (78) | _ | (79) | (78) | _ | (79) | Mbps | | DPA (FIFO mode) | DPA run<br>length | _ | _ | _ | 10000 | _ | _ | 10000 | _ | - | 10000 | UI | | DPA (soft CDR mode) | DPA run<br>length | SGMII/GbE protocol | _ | _ | 5 | _ | _ | 5 | _ | _ | 5 | UI | | | • | | | | | 1 | 1 | 1 | | | conti | nued | $<sup>^{(72)}</sup>$ -E1S and -E2S speed grades are applicable to both $V_{CC}$ = 0.9 V and 0.95 V. -E3S speed grade is only applicable to $V_{CC}$ = 0.9 V. <sup>(80)</sup> Not applicable for DIVCLK = 1. $<sup>^{(81)}\,</sup>$ This applies to default pre-emphasis and $V_{OD}$ settings only. <sup>(82)</sup> You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported. | Symbol | | Condition | -E1S <sup>(72)</sup> , | -E1H, -I | 1S <sup>(72)</sup> , -I1H | -E2L, -E2S <sup>(72)</sup> , -I2L, -<br>I2S <sup>(72)</sup> | | | -E3L, -E3S <sup>(72)</sup> , -E3V, -<br>I3L, -I3S <sup>(72)</sup> , -I3V | | | Unit | |---------------|------------------------------|---------------------|------------------------|----------|-------------------------------------|-------------------------------------------------------------|-----|----------------------------------------|--------------------------------------------------------------------------|-----|----------------------------------------|-------| | | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | | All other protocols | _ | _ | 50 data<br>transition per<br>208 UI | _ | _ | 50 data<br>transition<br>per 208<br>UI | _ | _ | 50 data<br>transition<br>per 208<br>UI | _ | | Soft CDR mode | Soft-CDR<br>ppm<br>tolerance | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ± ppm | | Non DPA mode | Sampling<br>Window | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | ## **DPA Lock Time Specifications** ### **Table 48. DPA Lock Time Specifications for Intel Arria 10 Devices** The specifications are applicable to both extended and industrial grades. The DPA lock time is for one channel. One data transition is defined as a 0-to-1 or 1-to-0 transition. | Standard | Training Pattern | Number of Data Transitions in<br>One Repetition of the Training<br>Pattern | Number of Repetitions per 256<br>Data Transitions (83) | Maximum Data<br>Transition <sup>(84)</sup> | |--------------------|---------------------|----------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------| | SPI-4 | 0000000001111111111 | 2 | 128 | 640 | | Parallel Rapid I/O | 00001111 | 2 | 128 | 640 | | | 10010000 | 4 | 64 | 640 | | Miscellaneous | 10101010 | 8 | 32 | 640 | | | 01010101 | 8 | 32 | 640 | $<sup>^{(84)}</sup>$ This is the maximum data transition consumed by DPA to lock. $<sup>^{(72)}</sup>$ -E1S and -E2S speed grades are applicable to both $V_{CC} = 0.9 \text{ V}$ and 0.95 V. -E3S speed grade is only applicable to $V_{CC} = 0.9 \text{ V}$ . <sup>(83)</sup> This is the number of repetitions for the stated training pattern to achieve the 256 data transitions. # **LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications** Figure 2. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications for a Data Rate Equal to 1.6 Gbps LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification Table 49. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate Equal to 1.6 Gbps | Jitter Frequ | uency (Hz) | Sinusoidal Jitter (UI) | | | |--------------|------------|------------------------|--|--| | F1 | F1 10,000 | | | | | F2 | 17,565 | 25.00 | | | | F3 | 1,493,000 | 0.28 | | | | F4 | 50,000,000 | 0.28 | | | Figure 3. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications for a Data Rate Less than 1.6 Gbps ### **Memory Standards Supported by the Hard Memory Controller** #### Table 50. Memory Standards Supported by the Hard Memory Controller for Intel Arria 10 Devices This table lists the overall capability of the hard memory controller. For specific details, refer to the External Memory Interface Spec Estimator. | Memory Standard | Rate Support | Ping Pong PHY Support | Maximum Frequency (MHz) | |-----------------|--------------|-----------------------|-------------------------| | DDR4 SDRAM | Quarter rate | Yes | 1,200 | | DDR3 SDRAM | Quarter rate | Yes | 1,066 | | DDR3L SDRAM | Quarter rate | Yes | 933 | | LPDDR3 SDRAM | Quarter rate | - | 800 | #### **Related Information** External Memory Interface Spec Estimator Provides the specific details of the memory standards supported. ### **Memory Standards Supported by the Soft Memory Controller** #### Table 51. Memory Standards Supported by the Soft Memory Controller for Intel Arria 10 Devices This table lists the overall capability of the soft memory controller. For specific details, refer to the External Memory Interface Spec Estimator. | Memory Standard | Rate Support | Maximum Frequency (MHz) | |--------------------------|--------------|-------------------------| | RLDRAM 3 <sup>(85)</sup> | Quarter rate | 1,200 | | QDR IV SRAM(85) | Quarter rate | 1,066 | | QDR II SRAM | Half rate | 633 | | QDR II+ SRAM | Half rate | 633 | | QDR II+ Xtreme SRAM | Half rate | 633 | #### **Related Information** External Memory Interface Spec Estimator Provides the specific details of the memory standards supported. ## **Memory Standards Supported by the HPS Hard Memory Controller** #### Table 52. Memory Standards Supported by the HPS Hard Memory Controller for Intel Arria 10 Devices This table lists the overall capability of the hard memory controller. For specific details, refer to the External Memory Interface Spec Estimator. | Memory Standard | Rate Support | Maximum Frequency (MHz) | |-----------------|--------------|-------------------------| | DDR4 SDRAM | Half rate | 1,200 | | DDR3 SDRAM | Half rate | 1,066 | | DDR3L SDRAM | Half rate | 933 | #### **Related Information** External Memory Interface Spec Estimator Provides the specific details of the memory standards supported. <sup>(85)</sup> Intel Arria 10 devices support this external memory interface using hard PHY with soft memory controller. 683771 | 2022.02.14 ### **DLL Range Specifications** #### Table 53. DLL Frequency Range Specifications for Intel Arria 10 Devices Intel Arria 10 devices support memory interface frequencies lower than 600 MHz, although the reference clock that feeds the DLL must be at least 600 MHz. To support interfaces below 600 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range. | Parameter | Performance (for All Speed Grades) | Unit | |-------------------------------|------------------------------------|------| | DLL operating frequency range | 600 - 1333 | MHz | ### **DQS Logic Block Specifications** ## Table 54. DQS Phase Shift Error Specifications for DLL-Delayed Clock (t<sub>DQS\_PSERR</sub>) for Intel Arria 10 Devices This error specification is the absolute maximum and minimum error. | Symbol | Symbol Performance (for All Speed Grades) | | | | | |------------------------|-------------------------------------------|----|--|--|--| | t <sub>DQS_PSERR</sub> | 5 | ps | | | | #### **Memory Output Clock Jitter Specifications** #### Table 55. Memory Output Clock Jitter Specifications for Intel Arria 10 Devices The clock jitter specification applies to the memory output clock pins clocked by an I/O PLL, or generated using differential signal-splitter and double data I/O circuits clocked by a PLL output routed on a PHY clock network as specified. Intel recommends using PHY clock networks for better jitter performance. The memory output clock jitter is applicable when an input jitter of 10 ps peak-to-peak is applied with bit error rate (BER) 10<sup>-12</sup>, equivalent to 14 sigma. | Protocol | Parameter | Symbol | N | Non-SmartVID | | | D (-3V Speed | d Grade) | Unit | |----------|------------------------------|------------------------|---------------------|--------------|-----|---------------------|--------------|----------|------| | | | | Data Rate<br>(Mbps) | Min | Max | Data Rate<br>(Mbps) | Min | Max | | | DDR3 | Clock period jitter | t <sub>JIT(per)</sub> | 2,133 | -40 | 40 | 1,600 | -70 | 70 | ps | | | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub> | 2,133 | -40 | 40 | 1,600 | -70 | 70 | ps | | | Duty cycle jitter | t <sub>JIT(duty)</sub> | 2,133 | -40 | 40 | 1,600 | -100 | 100 | ps | | DDR4 | Clock period jitter | t <sub>JIT(per)</sub> | 2,400 | -40 | 40 | 1,600 | -63 | 63 | ps | | | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub> | 2,400 | -40 | 40 | 1,600 | -63 | 63 | ps | | | Duty cycle jitter | t <sub>JIT(duty)</sub> | 2,400 | -40 | 40 | 1,600 | -100 | 100 | ps | ## **OCT Calibration Block Specifications** Table 56. OCT Calibration Block Specifications for Intel Arria 10 Devices | Symbol | Description | Min | Тур | Max | Unit | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|--------| | OCTUSRCLK | Clock required by OCT calibration blocks | _ | _ | 20 | MHz | | T <sub>OCTCAL</sub> | Number of OCTUSRCLK clock cycles required for $R_S$ OCT $/R_T$ OCT calibration | > 2000 | _ | _ | Cycles | | T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for OCT code to shift out | _ | 32 | _ | Cycles | | T <sub>RS_RT</sub> | Time required between the $dyn\_term\_ctrl$ and $oe$ signal transitions in a bidirectional I/O buffer to dynamically switch between $R_S$ OCT and $R_T$ OCT | _ | 2.5 | _ | ns | Figure 4. Timing Diagram for on oe and dyn\_term\_ctrl Signals # **HPS Specifications** This section provides HPS specifications and timing for Intel Arria 10 devices. If you are using the early I/O release configuration flow, you cannot initially use SmartVID to power your device. Instead, you can use a fixed power supply until after the FPGA is configured. When the FPGA is configured, you can then enable SmartVID. # **HPS Reset Input Requirements** Table 57. HPS Reset Input Requirements for Intel Arria 10 Devices | Description | Min | Max | Unit | |-----------------------------------------------------------------------------------|-----|------|-----------------| | HPS cold reset pulse width | 600 | _ | ns | | HPS warm reset pulse width | 600 | _ | ns | | Cold reset deassertion to BSEL sampling, using osc1_clk (86) | _ | 1000 | osc1_clk cycles | | Cold reset deassertion to BSEL sampling, using secure clock, without RAM clearing | _ | 100 | μs | | Cold reset deassertion to BSEL sampling, using secure clock, with RAM clearing | _ | 50 | ms | $<sup>^{(86)}</sup>$ osc1\_clk is supplied from the HPS\_CLK1 pin. #### **HPS Clock Performance** Table 58. Maximum HPS Clock Frequencies Across Device Speed Grades for Intel Arria 10 Devices | HPS Clock | Temperature | emperature V <sub>CCL_HPS</sub> = 0.9 V (typical) | | | V <sub>CCL_HP</sub> | Unit | | | |------------------------------|-------------|---------------------------------------------------|-------------------|-------------------|---------------------|-------------------|-------------------|-----| | | Grade | -1 Speed<br>Grade | -2 Speed<br>Grade | -3 Speed<br>Grade | -1 Speed<br>Grade | -2 Speed<br>Grade | -3 Speed<br>Grade | | | mpu_base_clk | All | 1,200 | 1,000 | 800 | 1,500 | 1,200 | 1,000 | MHz | | noc_base_clk | All | 400 | 400 | 300 | 500 | 400 | 300 | MHz | | hmc_free_clk <sup>(88)</sup> | All | 600 | 533 | 467 | 600 | 533 | 467 | MHz | #### **Related Information** - Clock Select, Intel Arria 10 Hard Processor System Technical Reference Manual Provides information on the Clock Select (CSEL) values that require higher voltage operation. - SoC Security chapter, Intel Arria 10 Hard Processor System Technical Reference Manual Provides information about programming fuses. - External Memory Interface Spec Estimator Provides the specific details of the maximum allowed SDRAM operating frequency, which is twice the frequency of hmc\_free\_clk. ## **HPS PLL Specifications** ### **HPS PLL Input Requirements** The HPS main PLL receives the clock signal from the HPS\_CLK1 pin. For details on this pin, refer to the *Intel Arria 10 GX, GT, and SX Device Family Pin Connection Guidelines*. <sup>(88)</sup> The hmc\_free\_clk is 1/2 of the SDRAM interface clock. For the external memory interface clock specifications, refer to the External Memory Interface Spec Estimator. $<sup>^{(87)}</sup>$ You must use 0.95 V V<sub>CCL HPS</sub> for CSEL values of 0x7 – 0xE. Table 59. HPS PLL Input Requirements for Intel Arria 10 Devices | Description | Min | Тур | Max | Unit | |------------------------------|-----|-----|-----|------| | Clock input range | 10 | _ | 50 | MHz | | Clock input jitter tolerance | _ | _ | 2 | % | | Clock input duty cycle | 45 | 50 | 55 | % | #### **Related Information** Intel Arria 10 GX, GT, and SX Device Family Pin Connection Guidelines Provides more information about the HPS\_CLK1 pin. #### **HPS PLL Performance** Table 60. HPS PLL Performance for Intel Arria 10 Devices | Description | V <sub>CCL_HPS</sub> | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |--------------------|----------------------|----------------|-------|----------------|-------|----------------|-------|------| | | | Min | Max | Min | Max | Min | Max | | | HPS PLL VCO output | 0.95 V | 320 | 3,000 | 320 | 2,400 | 320 | 2,000 | MHz | | | 0.90 V | 320 | 2,400 | 320 | 2,000 | 320 | 1,600 | MHz | | h2f_user0_clk | _ | _ | 400 | _ | 400 | _ | 400 | MHz | | h2f_user1_clk | _ | _ | 400 | _ | 400 | _ | 400 | MHz | ### **HPS PLL Output Specifications** ### Table 61. HPS PLL Output Specifications for Intel Arria 10 Devices | Description | Min | Max | Max | Unit | |------------------------|------|-----|------|------| | Clock jitter tolerance | -2.5 | _ | 2.5 | % | | Clock duty cycle | 45 | 50 | 55 | % | | Clock rise time | 350 | _ | 1075 | ps | | Clock fall time | 200 | _ | 450 | ps | | HPS PLL lock time | _ | _ | 3.6 | ms | ### **Quad SPI Flash Timing Characteristics** ## Table 62. Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Intel Arria 10 Devices Note that the Intel Arria 10 HPS boot loader calibrates the input timing automatically. | Symbol | Description | Min | Тур | Max | Unit | |---------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------|-----|------|----------| | T <sub>qspi_ref_clk</sub> | QSPI_REF_CLK clock period | 2.5 | _ | _ | ns | | T <sub>clk</sub> | QSPI_CLK clock period | 9.25 | _ | _ | ns | | T <sub>dutycycle</sub> | QSPI_CLK duty cycle | 45 | 50 | 55 | % | | T <sub>dssfrst</sub> (89) | QSPI_SS asserted to first QSPI_CLK edge | 3.6 | _ | 5.25 | ns | | T <sub>dsslst</sub> (89) | Last QSPI_CLK edge to QSPI_SS deasserted | -1 | _ | 1 | ns | | T <sub>do</sub> | QSPI_DATA output delay | 0 | _ | 2.6 | ns | | T <sub>su</sub> | Input setup with respect to QSPI_CLK capture edge | 6.5 - (R <sub>delay</sub> ×<br>T <sub>qspi_ref_clk</sub> ) (90) | _ | _ | ns | | T <sub>h</sub> | Input hold with respect to QSPI_CLK capture edge | (R <sub>delay</sub> + 1) ×<br>T <sub>qspi_ref_clk</sub> (90) | _ | _ | ns | | T <sub>dssb2b</sub> (89) | Minimum delay of slave select deassertion between two back-<br>to-back transfer | 1 | _ | _ | QSPI_CLK | Figure 5. Quad SPI Flash Serial Output Timing Diagram <sup>(89)</sup> This delay is programmable in whole QSPI\_REF\_CLK increments using the delay register in the Quad SPI module. $<sup>^{(90)}</sup>$ R<sub>delay</sub> is programmable in whole QSPI\_REF\_CLK increments using the delay field in the rddatacap register in the Quad SPI module. Figure 6. Quad SPI Flash Serial Input Timing Diagram ## **SPI Timing Characteristics** Table 63. SPI Master Timing Requirements for Intel Arria 10 Devices You can adjust the input delay timing by programming the $rx\_sample\_dly$ register. | Symbol | Description | Min | Тур | Max | Unit | | | |---------------------------|-----------------------------------------|--------------------------------|-----|-----|------|--|--| | T <sub>clk</sub> | SPI_CLK clock period | 16.67 | _ | _ | ns | | | | T <sub>dutycycle</sub> | SPI_CLK duty cycle | 45 | 50 | 55 | % | | | | T <sub>dssfrst</sub> (91) | SPI_SS asserted to first SPI_CLK edge | 1.5 × T <sub>SPI_CLK</sub> - 2 | _ | _ | ns | | | | T <sub>dsslst</sub> (91) | Last SPI_CLK edge to SPI_SS deasserted | T <sub>SPI_CLK</sub> - 2 | _ | _ | ns | | | | T <sub>dio</sub> | Master-out slave-in (MOSI) output delay | -1 | _ | 1 | ns | | | | | continued | | | | | | | <sup>(91)</sup> SPI\_SS behavior differs depending on Motorola SPI, TI SSP or Microwire operational mode. | Symbol | Description | Min | Тур | Max | Unit | |---------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------|-----|-----|---------| | T <sub>su</sub> <sup>(92)</sup> | Input setup in respect to SPI_CLK capture edge | 16 -<br>(rx_sample_dly<br>× T <sub>spi_ref_clk</sub> ) (93) | 1 | - | ns | | T <sub>h</sub> (92) | Input hold in respect to SPI_CLK capture edge | 0 | | _ | ns | | T <sub>dssb2b</sub> | Minimum delay of slave select deassertion between two back-to-back transfers (frames) | 1 | Ī | ı | SPI_CLK | <sup>(92)</sup> The capture edge differs depending on the operational mode. For Motorola SPI, the capture edge can be the rising or falling edge depending on the scpol register bit; for TI SSP, the capture edge is the falling edge; for Microwire, the capture edge is the rising edge. $<sup>^{(93)}</sup>$ A rx\_sample\_dly value of 0 is an invalid setting. <sup>(94)</sup> SPI\_REF\_CLK is the internal reference clock of the SPI Slave, which is 14\_main\_clk. Figure 7. SPI Master Output Timing Diagram # scph = 0 Figure 8. SPI Master Input Timing Diagram \*Serial clock phase configuration bit, in the SPI controller's CTRLRO register Table 64. SPI Slave Timing Requirements for Intel Arria 10 Devices | Symbol | Description | Min | Тур | Max | Unit | |------------------------|-----------------------------------------|-----------------------------------------|-----|-----------------------------------------------|------| | T <sub>clk</sub> | SPI_CLK clock period | 20 | _ | _ | ns | | T <sub>dutycycle</sub> | SPI_CLK duty cycle | 45 | 50 | 55 | % | | T <sub>s</sub> | SPI slave input setup time | 5 | _ | _ | ns | | T <sub>h</sub> | SPI slave input hold time | 8 | _ | _ | ns | | T <sub>suss</sub> | SPI_SS asserted to first SCLK_IN edge | 5 | _ | _ | ns | | T <sub>hss</sub> | Last SCLK_IN edge to SPI_SS deasserted | 5 | _ | _ | ns | | T <sub>d</sub> | Master-in slave-out (MISO) output delay | 2 × T <sub>spi_ref_clk</sub> + 5.3 (95) | _ | $3 \times T_{spi\_ref\_clk} + \\ 11.8^{(95)}$ | ns | $<sup>^{(95)}</sup>$ SPI\_REF\_CLK is the internal reference clock of the SPI Slave, which is 14\_main\_clk. Figure 9. SPI Slave Output Timing Diagram # scph\* = 0 \*Serial clock phase configuration bit, in the SPI controller's CTRLRO register Figure 10. SPI Slave Input Timing Diagram \*Serial clock phase configuration bit, in the SPI controller's CTRLRO register ### **SD/MMC Timing Characteristics** ## Table 65. Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Intel Arria 10 Devices These timings apply to SD, MMC, and embedded MMC cards operating at 1.8 V and 3.0 V. | Symbol | Description | Min | Тур | Max | Unit | |-------------------------|---------------------------------------------------|--------------------------------------|------|---------------------------------|------| | T <sub>sdmmc_cclk</sub> | SDMMC_CCLK clock period (Identification mode) | _ | 2500 | _ | ns | | | SDMMC_CCLK clock period (Standard SD mode) | _ | 40 | _ | ns | | | SDMMC_CCLK clock period (High speed SD mode) | - | 20 | _ | ns | | T <sub>dutycycle</sub> | SDMMC_CCLK duty cycle | 45 | 50 | 55 | % | | T <sub>su</sub> | SDMMC_CMD/SDMMC_D[7:0] input setup (96) | 7 - (14_mp_clk × smplsel/2) | _ | _ | ns | | T <sub>h</sub> | SDMMC_CMD/SDMMC_D[7:0] input hold <sup>(96)</sup> | -2.5 +<br>(14_mp_clk ×<br>smplsel/2) | _ | _ | ns | | T <sub>d</sub> | SDMMC_CMD/SDMMC_D[7:0] output delay (97) | -1 + (14_mp_clk<br>× drvsel/2) (98) | _ | 4 + (14_mp_clk × drvsel/2) (98) | ns | When smplsel is set to 2 (in the system manager) and the reference clock (14\_mp\_clk) is 200 MHz for example, the setup time is 2 ns and the hold time is 2.5 ns. The Boot ROM uses a smplsel setting of 0 and U-Boot can adjust this setting later in the boot process. When drvsel is set to 3 (in the system manager) and the reference clock (14\_mp\_clk) is 200 MHz for example, the output delay time is 6.5 to 11.5 ns. The Boot ROM uses a drvsel setting of 3 and the Intel Quartus Prime software can adjust this setting later in the boot process. drvsel set to 0 is not a valid setting. $<sup>^{(98)}</sup>$ 14\_mp\_clk is the SD/MMC controller reference clock. Figure 11. SD/MMC Timing Diagram ## **USB ULPI Timing Characteristics** Table 66. USB 2.0 Transceiver Macrocell Interface Plus (UTMI+) Low Pin Interface (ULPI) Timing Requirements for Intel Arria 10 Devices | Symbol | Description | Min | Тур | Max | Unit | |---------------------|----------------------------------------------|-----|--------|-----|------| | T <sub>clk</sub> | USB_CLK clock period | _ | 16.667 | _ | ns | | T <sub>d</sub> (99) | Clock to USB_STP/USB_DATA[7:0] output delay | 1.5 | _ | 8 | ns | | T <sub>su</sub> | Setup time for USB_DIR/USB_NXT/USB_DATA[7:0] | 2 | _ | _ | ns | | T <sub>h</sub> | Hold time for USB_DIR/USB_NXT/USB_DATA[7:0] | 1 | _ | _ | ns | <sup>(99)</sup> For the maximum trace length, refer to the Intel Arria 10 SoC Device Design Guidelines. Figure 12. USB ULPI Timing Diagram #### **Related Information** USB Interface Design Guidelines, Intel Arria 10 SoC Device Design Guidelines ## **Ethernet Media Access Controller (EMAC) Timing Characteristics** Table 67. Reduced Gigabit Media Independent Interface (RGMII) TX Timing Requirements for Intel Arria 10 Devices | Symbol | Description | Min | Тур | Max | Unit | |-------------------------------|----------------------------------------|------|-----|-----|------| | T <sub>clk</sub> (1000Base-T) | TX_CLK clock period | _ | 8 | _ | ns | | T <sub>clk</sub> (100Base-T) | TX_CLK clock period | _ | 40 | _ | ns | | T <sub>clk</sub> (10Base-T) | TX_CLK clock period | _ | 400 | _ | ns | | T <sub>dutycycle</sub> | TX_CLK duty cycle | 45 | 50 | 55 | % | | T <sub>d</sub> (100) | TX_CLK to TXD/TX_CTL output data delay | -0.5 | _ | 0.5 | ns | <sup>(100)</sup> Rise and fall times depend on the I/O standard, drive strength, and loading. Intel recommends simulating your configuration. Figure 13. RGMII TX Timing Diagram Table 68. RGMII RX Timing Requirements for Intel Arria 10 Devices | Symbol | Description | Min | Тур | Max | Unit | |-------------------------------|------------------------|-----|-----|-----|------| | T <sub>clk</sub> (1000Base-T) | RX_CLK clock period | _ | 8 | | ns | | T <sub>clk</sub> (100Base-T) | RX_CLK clock period | _ | 40 | _ | ns | | T <sub>clk</sub> (10Base-T) | RX_CLK clock period | _ | 400 | _ | ns | | T <sub>su</sub> | RX_D/RX_CTL setup time | 1 | _ | _ | ns | | T <sub>h</sub> (101) | RX_D/RX_CTL hold time | 1 | _ | _ | ns | Figure 14. RGMII RX Timing Diagram <sup>(101)</sup> For more information, refer to the Intel Arria 10 SoC Device Design Guidelines. ### Table 69. Reduced Media Independent Interface (RMII) Clock Timing Requirements for Intel Arria 10 Devices | Symbol | Description | Min | Тур | Max | Unit | |------------------------------|-----------------------------------------|-----|-----|-----|------| | T <sub>clk</sub> (100Base-T) | TX_CLK clock period | _ | 20 | _ | ns | | T <sub>clk</sub> (10Base-T) | TX_CLK clock period | _ | 20 | _ | ns | | T <sub>dutycycle</sub> | Clock duty cycle, internal clock source | 35 | 50 | 65 | % | | T <sub>dutycycle</sub> | Clock duty cycle, external clock source | 35 | 50 | 65 | % | #### Table 70. RMII TX Timing Requirements for Intel Arria 10 Devices | Symbol | Description | Min | Тур | Max | Unit | |----------------|----------------------------------------|-----|-----|-----|------| | T <sub>d</sub> | TX_CLK to TXD/TX_CTL output data delay | 7 | _ | 10 | ns | #### Table 71. RMII RX Timing Requirements for Intel Arria 10 Devices | Symbol | Description | Min | Тур | Max | Unit | |-----------------|------------------------|-----|-----|-----|------| | T <sub>su</sub> | RX_D/RX_CTL setup time | 1 | _ | _ | ns | | T <sub>h</sub> | RX_D/RX_CTL hold time | 0.4 | _ | _ | ns | ## Table 72. Management Data Input/Output (MDIO) Timing Requirements for Intel Arria 10 Devices | Symbol | Description | Min | Тур | Max | Unit | |------------------|-------------------------------|------|-----|-----|------| | T <sub>clk</sub> | MDC clock period | _ | 400 | _ | ns | | T <sub>d</sub> | MDC to MDIO output data delay | 10.2 | _ | 20 | ns | | T <sub>su</sub> | Setup time for MDIO data | 10 | _ | _ | ns | | T <sub>h</sub> | Hold time for MDIO data | 0 | _ | _ | ns | Figure 15. MDIO Timing Diagram #### **Related Information** I/O Pin Timing, Intel Arria 10 SoC Device Design Guidelines # **I**<sup>2</sup>C Timing Characteristics Table 73. I<sup>2</sup>C Timing Requirements for Intel Arria 10 Devices | Symbol | Description | Standard Mode | | Fast Mode | | Unit | | |-------------------------|---------------------------------|---------------|-----|-----------|-----|------|--| | | | Min | Max | Min | Max | | | | T <sub>clk</sub> | Serial clock (SCL) clock period | 10 | _ | 2.5 | _ | μs | | | t <sub>HIGH</sub> (102) | SCL high period | 4 (103) | _ | 0.6 (104) | _ | μs | | | t <sub>LOW</sub> (105) | SCL low period | 4.7 (106) | _ | 1.3 (107) | _ | μs | | | | continued | | | | | | | <sup>(102)</sup> You can adjust T<sub>clkhigh</sub> using the ic\_ss\_scl\_hcnt or ic\_fs\_scl\_hcnt register. <sup>(106)</sup> The recommended minimum setting for ic\_ss\_scl\_lcnt is 500. $<sup>^{(103)}</sup>$ The recommended minimum setting for ic\_ss\_scl\_hcnt is 440. <sup>(104)</sup> The recommended minimum setting for ic\_fs\_scl\_hcnt is 71. <sup>(105)</sup> You can adjust $T_{clklow}$ using the ic\_ss\_scl\_lcnt or ic\_fs\_scl\_lcnt register. | Symbol | Description | Description Standard Mode | | Fast | Unit | | |---------------------------------------------------|---------------------------------------------------|---------------------------|------------|------------------------------------|-----------|----| | | | Min | Max | Min | Max | | | t <sub>SU;DAT</sub> | Setup time for serial data line (SDA) data to SCL | 0.25 | _ | 0.1 | _ | μs | | t <sub>HD;DAT</sub> (108) | Hold time for SCL to SDA data | 0 | 3.15 | 0 | 0.6 | μs | | t <sub>VD;DAT</sub> and t <sub>VD;ACK</sub> (109) | SCL to SDA output data delay | _ | 3.45 (110) | _ | 0.9 (111) | μs | | t <sub>SU;STA</sub> | Setup time for a repeated start condition | 4.7 | _ | 0.6 | _ | μs | | t <sub>HD;STA</sub> | Hold time for a repeated start condition | 4 | _ | 0.6 | _ | μs | | t <sub>SU;STO</sub> | Setup time for a stop condition | 4 | _ | 0.6 | _ | μs | | t <sub>BUF</sub> | SDA high pulse duration between STOP and START | 4.7 | _ | 1.3 | _ | μs | | t <sub>r</sub> (112) | SCL rise time | _ | 1000 | 20 | 300 | ns | | t <sub>f</sub> (112) | SCL fall time | _ | 300 | 20 × (V <sub>dd</sub> / 5.5) | 300 | ns | | t <sub>r</sub> (112) | SDA rise time | _ | 1000 | 20 | 300 | ns | | t <sub>f</sub> (112) | SDA fall time | _ | 300 | 20 × (V <sub>dd</sub> / 5.5) (113) | 300 | ns | $^{(113)}$ V<sub>dd</sub> is the I<sup>2</sup>C bus voltage. <sup>(107)</sup> The recommended minimum setting for ic\_fs\_scl\_lcnt is 141. <sup>(108)</sup> T<sub>HD:DAT</sub> is affected by the rise and fall time. $t_{VD;DAT}$ and $t_{VD;ACK}$ is affected by the rise and fall time, in addition to the SDA hold time that is set by adjusting the ic\_sda\_hold register. $<sup>^{(110)}</sup>$ Use maximum SDA\_HOLD = 240 to be within the specification. $<sup>^{(111)}</sup>$ Use maximum ${\tt SDA\_HOLD}$ = 60 to be within the specification. <sup>(112)</sup> Rise and fall time parameters vary depending on the external factors such as: characteristics of IO driver, pull-out resistor value, and total capacitance on the transmission line. Figure 16. I<sup>2</sup>C Timing Diagram ## **NAND Timing Characteristics** Table 74. NAND ONFI 1.0 Timing Requirements for Intel Arria 10 Devices | Symbol | Description | Min | Max | Unit | |-----------------------------------|-------------------------------------------------|-----|-----|------| | t <sub>WP</sub> (114) | Write enable pulse width | 10 | _ | ns | | t <sub>WH</sub> (114) | Write enable hold time | 7 | _ | ns | | t <sub>RP</sub> <sup>(114)</sup> | Read enable pulse width | 10 | _ | ns | | t <sub>REH</sub> (114) | Read enable hold time | 7 | _ | ns | | t <sub>CLS</sub> <sup>(114)</sup> | Command latch enable to write enable setup time | 10 | _ | ns | | t <sub>CLH</sub> (114) | Command latch enable to write enable hold time | 5 | _ | ns | | t <sub>CS</sub> <sup>(114)</sup> | Chip enable to write enable setup time | 15 | _ | ns | | t <sub>CH</sub> <sup>(114)</sup> | Chip enable to write enable hold time | 5 | _ | ns | | t <sub>ALS</sub> <sup>(114)</sup> | Address latch enable to write enable setup time | 10 | _ | ns | | t <sub>ALH</sub> (114) | Address latch enable to write enable hold time | 5 | _ | ns | | t <sub>DS</sub> <sup>(114)</sup> | Data to write enable setup time | 7 | _ | ns | | t <sub>DH</sub> <sup>(114)</sup> | Data to write enable hold time | 5 | _ | ns | | t <sub>CEA</sub> | Chip enable to data access time | _ | 100 | ns | | t <sub>REA</sub> | Read enable to data access time | _ | 40 | ns | | t <sub>RHZ</sub> | Read enable to data high impedance | _ | 200 | ns | | t <sub>RR</sub> | Ready to read enable low | 20 | _ | ns | | t <sub>WB</sub> (114) | Write enable high to R/B low | _ | 200 | ns | <sup>(114)</sup> This timing is software programmable. Figure 17. NAND Command Latch Timing Diagram Figure 18. NAND Address Latch Timing Diagram Figure 19. NAND Data Output Cycle Timing Diagram Figure 20. NAND Data Input Cycle Timing Diagram Figure 21. NAND Data Input Timing Diagram for Extended Data Output (EDO) Cycle Figure 22. NAND Read Status Timing Diagram ### **Trace Timing Characteristics** #### **Table 75.** Trace Timing Requirements for Intel Arria 10 Devices To increase the trace bandwidth, Intel recommends routing the trace interface to the FPGA in the HPS Platform Designer (Standard) component. The FPGA trace interface offers a 32-bit single data rate path that can be converted to double data rate to minimize FPGA I/O usage. Depending on the trace module that you connect to the HPS trace interface, you may need to include board termination to achieve the maximum sampling speed possible. Refer to your trace module datasheet for termination recommendations. | Symbol | Description | Min | Тур | Max | Unit | |------------------------|--------------------------------|------|-----|-----|------| | T <sub>clk</sub> | CLK clock period | 10 | _ | _ | ns | | T <sub>dutycycle</sub> | CLK maximum duty cycle | 45 | 50 | 55 | % | | T <sub>d</sub> | CLK to D0-D3 output data delay | -0.5 | _ | 1 | ns | #### Figure 24. Trace Timing Diagram #### **GPIO** Interface The general-purpose I/O (GPIO) interface has debounce circuitry included to remove signal glitches. The debounce clock frequency ranges from 125 Hz to 32 kHz. The minimum pulse width is one debounce clock cycle and the minimum detectable GPIO pulse width is $62.5 \,\mu s$ (at $32 \,kHz$ ). Any pulses shorter than two debounce clock cycles are filtered by the GPIO peripheral. If the external signal is less than one clock cycle, the external signal is filtered. If the external signal is between one and two clock cycles, the external signal may or may not be filtered depending on the phase of the signal. If the external signal is more than two clock cycles, the external signal will not be filtered. To ensure that the external signal is correctly debounced, set the debounce clock low enough so that by the time two debounce clock periods have passed, the signal has settled. ### **Configuration Specifications** This section provides configuration specifications and timing for Intel Arria 10 devices. ### **POR Specifications** Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration. Table 76. Fast and Standard POR Delay Specification for Intel Arria 10 Devices | POR Delay | Minimum | Maximum | Unit | |-----------|---------|----------|------| | Fast | 4 | 12 (115) | ms | | Standard | 100 | 300 | ms | MSEL Pin Settings Provides more information about POR delay based on MSEL pin settings for each configuration scheme. # **JTAG Configuration Timing** Table 77. JTAG Timing Parameters and Values for Intel Arria 10 Devices | Symbol | Description | Min | Max | Unit | |-------------------------|------------------------------------------|--------------------------|-----|------| | t <sub>JCP</sub> | TCK clock period | 30, 167 <sup>(116)</sup> | _ | ns | | t <sub>JCH</sub> | TCK clock high time | 14 | _ | ns | | t <sub>JCL</sub> | TCK clock low time | 14 | _ | ns | | t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time | 2 | _ | ns | | t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time | 3 | _ | ns | | t <sub>JPH</sub> | JTAG port hold time | 5 | _ | ns | | t <sub>JPCO</sub> | JTAG port clock to output | _ | 11 | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | _ | 14 | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _ | 14 | ns | #### **Related Information** Glossary on page 94 Provides the JTAG configuration timing waveforms in the JTAG Timing Specifications term. <sup>(116)</sup> The minimum TCK clock period is 167 ns if $V_{CCBAT}$ is within the range 1.2 V – 1.5 V when you perform the volatile key programming. $<sup>^{(115)}</sup>$ The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip. # **FPP Configuration Timing** ### DCLK-to-DATA[] Ratio (r) for FPP Configuration Fast passive parallel (FPP) configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature. Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the DATA[] rate in byte per second (Bps) or word per second (Wps). For example, in FPP $\times 16$ where the r is 2, the DCLK frequency must be 2 times the DATA[] rate in Wps. ### Table 78. DCLK-to-DATA[] Ratio for Intel Arria 10 Devices You cannot turn on encryption and compression at the same time for Intel Arria 10 devices. | Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] Ratio (r) | |----------------------|------------|-------------|--------------------------| | FPP (8-bit wide) | Off | Off | 1 | | | On | Off | 1 | | | Off | On | 2 | | FPP (16-bit wide) | Off | Off | 1 | | | On | Off | 2 | | | Off | On | 4 | | FPP (32-bit wide) | Off | Off | 1 | | | On | Off | 4 | | | Off | On | 8 | ### **FPP Configuration Timing when DCLK-to-DATA[] = 1** Note: When you enable decompression or the design security feature, the DCLK-to-DATA[] ratio varies for FPP $\times 8$ , FPP $\times 16$ , and FPP $\times 32$ . For the respective DCLK-to-DATA[] ratio, refer to the DCLK-to-DATA[] Ratio for Intel Arria 10 Devices table. ### Table 79. FPP Timing Parameters When the DCLK-to-DATA[] Ratio is 1 for Intel Arria 10 Devices Use these timing parameters when the decompression and design security features are disabled. | Symbol | Parameter | Minimum | Maximum | Unit | |--------------------------|----------------------------------------------|---------------------------|-------------|-----------| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | - | 1,440 | ns | | t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low | _ | 960 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | _ | μs | | t <sub>STATUS</sub> | nSTATUS low pulse width | 268 | 3,000 (117) | μs | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 3,000 (118) | μs | | t <sub>CF2CK</sub> (119) | nCONFIG high to first rising edge on DCLK | 3,010 | _ | μs | | t <sub>ST2CK</sub> (119) | nSTATUS high to first rising edge of DCLK | 10 | _ | μs | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | 0.45 × 1/f <sub>MAX</sub> | _ | S | | t <sub>CL</sub> | DCLK low time | 0.45 × 1/f <sub>MAX</sub> | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f <sub>MAX</sub> | DCLK frequency (FPP ×8/×16/×32) | - | 100 | MHz | | | | , | 1 | continued | $<sup>^{(119)}</sup>$ If nSTATUS is monitored, follow the $t_{ST2CK}$ specification. If nSTATUS is not monitored, follow the $t_{CF2CK}$ specification. <sup>(117)</sup> This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width. $<sup>^{(118)}</sup>$ This value is applicable if you do not delay configuration by externally holding the nSTATUS low. | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|---------------------------------------------------|--------------------------------------------|---------|------| | t <sub>CD2UM</sub> | CONF_DONE high to user mode (120) | 175 | 830 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (600 × CLKUSR period) | - | _ | #### **FPP Configuration Timing** Provides the FPP configuration timing waveforms. ### FPP Configuration Timing when DCLK-to-DATA[] >1 ### Table 80. FPP Timing Parameters When the DCLK-to-DATA[] Ratio is >1 for Intel Arria 10 Devices Use these timing parameters when you use the decompression and design security features. | Symbol | Parameter | Minimum | Maximum | Unit | |--------------------------|----------------------------------------------|---------|-------------|-----------| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | _ | 1,440 | ns | | t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low | _ | 960 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | _ | μs | | t <sub>STATUS</sub> | nSTATUS low pulse width | 268 | 3,000 (121) | μs | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 3,000 (121) | μs | | t <sub>CF2CK</sub> (122) | nCONFIG high to first rising edge on DCLK | 3,010 | _ | μs | | t <sub>ST2CK</sub> (122) | nSTATUS high to first rising edge of DCLK | 10 | _ | μs | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | | | | | continued | <sup>(120)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device. <sup>(122)</sup> If nSTATUS is monitored, follow the $t_{ST2CK}$ specification. If nSTATUS is not monitored, follow the $t_{CF2CK}$ specification. <sup>(121)</sup> You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width. | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|---------------------------------------------------|------------------------------------------|---------|------| | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | N-1/f <sub>DCLK</sub> (123) | _ | S | | t <sub>CH</sub> | DCLK high time | 0.45 × 1/f <sub>MAX</sub> | _ | S | | t <sub>CL</sub> | DCLK low time | 0.45 × 1/f <sub>MAX</sub> | _ | s | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f <sub>MAX</sub> | DCLK frequency (FPP ×8/×16/×32) | _ | 100 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (124) | 175 | 830 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU} + (600 \times CLKUSR period)$ | _ | _ | **FPP Configuration Timing** Provides the FPP configuration timing waveforms. ### **AS Configuration Timing** # Table 81. AS Timing Parameters for AS $\times 1$ and AS $\times 4$ Configurations in Intel Arria 10 Devices The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device. The $t_{CF2CD}$ , $t_{CF2ST0}$ , $t_{CFG}$ , $t_{STATUS}$ , and $t_{CF2ST1}$ timing parameters are identical to the timing parameters for passive serial (PS) mode listed in PS Timing Parameters for Intel Arria 10 Devices table. | Symbol | Parameter | Minimum | Maximum | Unit | |-----------------|---------------------------------------------|---------|---------|------| | t <sub>CO</sub> | DCLK falling edge to AS_DATAO/ASDO output | _ | 2 | ns | | t <sub>SU</sub> | Data setup time before falling edge on DCLK | 1 | _ | ns | | | continued | | | | <sup>(123)</sup> N is the DCLK-to-DATA ratio and $f_{DCLK}$ is the DCLK frequency the system is operating. <sup>(124)</sup> The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device. | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|---------------------------------------------------|-------------------------------------|---------|------| | t <sub>DH</sub> | Data hold time after falling edge on DCLK | 1.5 | _ | ns | | t <sub>CD2UM</sub> | CONF_DONE high to user mode | 175 | 830 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU}$ + (600 × CLKUSR period) | _ | _ | - PS Configuration Timing on page 88 - AS Configuration Timing Provides the AS configuration timing waveform. ### **DCLK Frequency Specification in the AS Configuration Scheme** ### Table 82. DCLK Frequency Specification in the AS Configuration Scheme This table lists the internal clock frequency specification for the AS configuration scheme. The DCLK frequency specification applies when you use the internal oscillator as the configuration clock source. The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz. You can only set 12.5, 25, 50, and 100 MHz in the Intel Quartus Prime software. | Parameter | Minimum | Typical | Maximum | Intel Quartus Prime<br>Software Settings | Unit | |-------------------------------------------|---------|---------|---------|------------------------------------------|------| | DCLK frequency in AS configuration scheme | 5.3 | 7.5 | 9.7 | 12.5 | MHz | | | 10.5 | 15.0 | 19.3 | 25.0 | MHz | | | 21.0 | 30.0 | 38.5 | 50.0 | MHz | | | 42.0 | 60.0 | 77.0 | 100.0 | MHz | # **PS Configuration Timing** **Table 83. PS Timing Parameters for Intel Arria 10 Devices** | Symbol | Parameter | Minimum | Maximum | Unit | |--------------------------|----------------------------------------------|---------------------------|-------------|-----------| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | _ | 1,440 | ns | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 960 | ns | | t <sub>CFG</sub> | nconfig low pulse width | 2 | _ | μs | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 3,000 (125) | μs | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 3,000 (126) | μs | | t <sub>CF2CK</sub> (127) | nCONFIG high to first rising edge on DCLK | 3,010 | _ | μs | | t <sub>ST2CK</sub> (127) | nSTATUS high to first rising edge of DCLK | 10 | _ | μs | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | 0.45 × 1/f <sub>MAX</sub> | _ | S | | t <sub>CL</sub> | DCLK low time | 0.45 × 1/f <sub>MAX</sub> | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f <sub>MAX</sub> | DCLK frequency | _ | 125 | MHz | | | | <u>'</u> | <b>'</b> | continued | $<sup>^{(125)}</sup>$ This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width. $<sup>^{(126)}</sup>$ This value is applicable if you do not delay configuration by externally holding the <code>nSTATUS</code> low. <sup>(127)</sup> If nSTATUS is monitored, follow the $t_{ST2CK}$ specification. If nSTATUS is not monitored, follow the $t_{CF2CK}$ specification. | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|---------------------------------------------------|--------------------------------------------|---------|------| | t <sub>CD2UM</sub> | CONF_DONE high to user mode (128) | 175 | 830 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (600 × CLKUSR period) | _ | _ | **PS Configuration Timing** Provides the PS configuration timing waveform. ### **Initialization** Table 84. Initialization Clock Source Option and the Maximum Frequency for Intel Arria 10 Devices | Initialization Clock Source | Configuration Scheme | Maximum Frequency (MHz) | Number of Clock Cycles for<br>Initialization | |-----------------------------|----------------------|-------------------------|----------------------------------------------| | Internal Oscillator | AS, PS, and FPP | 12.5 | 600 | | CLKUSR (129)(130) | AS, PS, and FPP | 100 | | ### **Configuration Files** There are two types of configuration bit stream formats for different configuration schemes: - PS and FPP—Raw Binary File (.rbf) - AS—Raw Programming Data File (.rpd) <sup>(128)</sup> The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device. <sup>(129)</sup> To enable CLKUSR as the initialization clock source, in the Intel Quartus Prime software, select **Device and Pin Options** ➤ **General** ➤ **Device initialization clock source** ➤ **CLKUSR pin**. <sup>(130)</sup> If you use the CLKUSR pin for AS and transceiver calibration simultaneously, the only allowed frequency is 100 MHz. The .rpd file size follows the Intel configuration devices capacity. However, the actual configuration bit stream size for .rpd file is the same as .rbf file. ### Table 85. Configuration Bit Stream Sizes for Intel Arria 10 Devices Use this table to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal file (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Intel Quartus Prime software. However, for a specific version of the Intel Quartus Prime software, any design targeted for the same device has the same uncompressed configuration file size. I/O configuration shift register (IOCSR) is a long shift register that facilitates the device I/O peripheral settings. The IOCSR bit stream is part of the uncompressed configuration bit stream, and it is specifically for the Configuration via Protocol (CvP) feature. Uncompressed configuration bit stream sizes are subject to change for improvements and optimizations in the configuration algorithm. This table shows the estimated configuration bit stream sizes. Refer to the .rbf file generated in the Intel Quartus Prime software for the actual bit stream size. | Variant | Product Line | Uncompressed Configuration Bit<br>Stream Size (bits) | IOCSR Bit Stream Size (bits) | Recommended EPCQ-L Serial Configuration Device | |-------------------|--------------|------------------------------------------------------|------------------------------|------------------------------------------------| | Intel Arria 10 GX | GX 160 | 91,729,632 | 2,523,136 | EPCQ-L256 or higher density | | | GX 220 | 91,729,632 | 2,523,136 | EPCQ-L256 or higher density | | | GX 270 | 130,638,432 | 2,523,136 | EPCQ-L256 or higher density | | | GX 320 | 130,638,432 | 2,523,136 | EPCQ-L256 or higher density | | | GX 480 | 189,710,176 | 2,719,744 | EPCQ-L256 or higher density | | | GX 570 | 252,959,072 | 2,916,352 | EPCQ-L256 or higher density | | | GX 660 | 252,959,072 | 2,916,352 | EPCQ-L256 or higher density | | | GX 900 | 351,292,512 | 2,785,280 | EPCQ-L512 or higher density | | | GX 1150 | 351,292,512 | 2,785,280 | EPCQ-L512 or higher density | | Intel Arria 10 GT | GT 900 | 351,292,512 | 2,785,280 | EPCQ-L512 or higher density | | | GT 1150 | 351,292,512 | 2,785,280 | EPCQ-L512 or higher density | | Intel Arria 10 SX | SX 160 | 91,729,632 | 2,523,136 | EPCQ-L256 or higher density | | | SX 220 | 91,729,632 | 2,523,136 | EPCQ-L256 or higher density | | | SX 270 | 130,638,432 | 2,523,136 | EPCQ-L256 or higher density | | | <u> </u> | | | continued | | Variant | Product Line | Uncompressed Configuration Bit<br>Stream Size (bits) | IOCSR Bit Stream Size (bits) | Recommended EPCQ-L Serial Configuration Device | |---------|--------------|------------------------------------------------------|------------------------------|------------------------------------------------| | | SX 320 | 130,638,432 | 2,523,136 | EPCQ-L256 or higher density | | | SX 480 | 189,710,176 | 2,719,744 | EPCQ-L256 or higher density | | | SX 570 | 252,959,072 | 2,916,352 | EPCQ-L256 or higher density | | | SX 660 | 252,959,072 | 2,916,352 | EPCQ-L256 or higher density | # **Minimum Configuration Time Estimation** #### Table 86. Minimum Configuration Time Estimation for Intel Arria 10 Devices The estimated values are based on the uncompressed configuration bit stream sizes in the Configuration Bit Stream Sizes for Intel Arria 10 Devices table | Variant | Product Line | Active Serial (131) | | | F | ast Passive Para | allel <sup>(132)</sup> | |-------------------|--------------|---------------------|------------|------------------------------------|-------|------------------|---------------------------------------| | | | Width | DCLK (MHz) | Minimum Configuration<br>Time (ms) | Width | DCLK (MHz) | Minimum<br>Configuration Time<br>(ms) | | Intel Arria 10 GX | GX 160 | 4 | 100 | 229.32 | 32 | 100 | 28.67 | | | GX 220 | 4 | 100 | 229.32 | 32 | 100 | 28.67 | | | GX 270 | 4 | 100 | 326.6 | 32 | 100 | 40.82 | | | GX 320 | 4 | 100 | 326.6 | 32 | 100 | 40.82 | | | GX 480 | 4 | 100 | 474.28 | 32 | 100 | 59.28 | | | GX 570 | 4 | 100 | 632.4 | 32 | 100 | 79.05 | | | GX 660 | 4 | 100 | 632.4 | 32 | 100 | 79.05 | | | GX 900 | 4 | 100 | 878.23 | 32 | 100 | 109.78 | | | | | | | | | continued | <sup>(132)</sup> Maximum FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic. <sup>(131)</sup> The minimum configuration time is calculated based on DCLK frequency of 100 MHz. Only external CLKUSR may guarantee the frequency accuracy of 100 MHz. If you use internal oscillator of 100 MHz, you may not get the actual frequency of 100 MHz. For the DCLK frequency using internal oscillator, refer to the DCLK Frequency Specification in the AS Configuration Scheme table. | Variant | Product Line | Active Serial (131) | | | duct Line Active Serial (131) Fast Passive Para | | | allel <sup>(132)</sup> | |-------------------|--------------|---------------------|------------|------------------------------------|-------------------------------------------------|------------|---------------------------------------|------------------------| | | | Width | DCLK (MHz) | Minimum Configuration<br>Time (ms) | Width | DCLK (MHz) | Minimum<br>Configuration Time<br>(ms) | | | | GX 1150 | 4 | 100 | 878.23 | 32 | 100 | 109.78 | | | Intel Arria 10 GT | GT 900 | 4 | 100 | 878.23 | 32 | 100 | 109.78 | | | | GT 1150 | 4 | 100 | 878.23 | 32 | 100 | 109.78 | | | Intel Arria 10 SX | SX 160 | 4 | 100 | 229.32 | 32 | 100 | 28.67 | | | | SX 220 | 4 | 100 | 229.32 | 32 | 100 | 28.67 | | | | SX 270 | 4 | 100 | 326.6 | 32 | 100 | 40.82 | | | | SX 320 | 4 | 100 | 326.6 | 32 | 100 | 40.82 | | | | SX 480 | 4 | 100 | 474.28 | 32 | 100 | 59.28 | | | | SX 570 | 4 | 100 | 632.4 | 32 | 100 | 79.05 | | | | SX 660 | 4 | 100 | 632.4 | 32 | 100 | 79.05 | | - Configuration Files on page 89 - DCLK Frequency Specification in the AS Configuration Scheme on page 87 Provides the DCLK frequency using internal oscillator. <sup>(131)</sup> The minimum configuration time is calculated based on DCLK frequency of 100 MHz. Only external CLKUSR may guarantee the frequency accuracy of 100 MHz. If you use internal oscillator of 100 MHz, you may not get the actual frequency of 100 MHz. For the DCLK frequency using internal oscillator, refer to the DCLK Frequency Specification in the AS Configuration Scheme table. <sup>(132)</sup> Maximum FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic. ### **Remote System Upgrades** Table 87. Remote System Upgrade Circuitry Timing Specifications for Intel Arria 10 Devices | Parameter | Minimum | Maximum | Unit | |--------------------------------|---------|---------|------| | f <sub>MAX_RU_CLK</sub> (133) | _ | 40 | MHz | | t <sub>RU_nCONFIG</sub> (134) | 250 | _ | ns | | t <sub>RU_nRSTIMER</sub> (135) | 250 | _ | ns | #### **Related Information** - Remote System Upgrade State Machine Provides more information about configuration reset (RU\_CONFIG) signal. - User Watchdog Timer Provides more information about reset\_timer (RU\_nRSTIMER) signal. ### **User Watchdog Internal Circuitry Timing Specifications** Table 88. User Watchdog Internal Oscillator Frequency Specifications for Intel Arria 10 Devices | Parameter | Minimum | Typical | Maximum | Unit | |---------------------------------------------|---------|---------|---------|------| | User watchdog internal oscillator frequency | 5.3 | 7.9 | 12.5 | MHz | # I/O Timing I/O timing data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the timing analysis. You may generate the I/O timing report manually using the Timing Analyzer or using the automated script. <sup>(133)</sup> This clock is user-supplied to the remote system upgrade circuitry. If you are using the Remote Update Intel FPGA IP core, the clock user-supplied to the Remote Update Intel FPGA IP core must meet this specification. <sup>(134)</sup> This is equivalent to strobing the reconfiguration input of the Remote Update Intel FPGA IP core high for the minimum timing specification. <sup>(135)</sup> This is equivalent to strobing the reset\_timer input of the Remote Update Intel FPGA IP core high for the minimum timing specification. The Intel Quartus Prime Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route. #### **Related Information** AN 775: I/O Timing Information Generation Guidelines Provides the techniques to generate I/O timing information using the Intel Quartus Prime software. ### **Programmable IOE Delay** #### **Table 89. IOE Programmable Delay for Intel Arria 10 Devices** For the exact values for each setting, use the latest version of the Intel Quartus Prime software. The values in the table show the delay of programmable IOE delay chain with maximum offset settings after excluding the intrinsic delay (delay at minimum offset settings). Programmable IOE delay settings are only applicable for I/O buffers and do not apply for any other delay elements in the PHYLite for Parallel Interfaces Intel Arria 10 FPGA IP core. | Parameter (136) Maximum | | | | Fast Model | | Slow Model | | | |---------------------------------------------|---------------------|----------|------------|----------------------------|---------------------------|---------------------------|-------|----| | | Offset Offset (137) | Extended | Industrial | -E1S, -E1H, -<br>I1S, -I1H | -E2L, -E2S,<br>-I2L, -I2S | -E3L, -E3S,<br>-I3L, -I3S | | | | Input Delay Chain Setting (IO_IN_DLY_CHN) | 63 | 0 | 2.012 | 2.003 | 4.541 | 5.241 | 6.035 | ns | | Output Delay Chain Setting (IO_OUT_DLY_CHN) | 15 | 0 | 0.478 | 0.475 | 1.088 | 1.263 | 1.462 | ns | # **Glossary** ### Table 90. Glossary | Term | Definition | |----------------------------|--------------------------| | Differential I/O Standards | Receiver Input Waveforms | | | continued | <sup>(136)</sup> You can set this value in the Intel Quartus Prime software by selecting **Input Delay Chain Setting** or **Output Delay Chain Setting** in the **Assignment Name** column. (137) Minimum offset does not include the intrinsic delay. | Term | Definition | |----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | | Single-Ended Waveform Positive Channel (p) = V <sub>IH</sub> Negative Channel (n) = V <sub>IL</sub> Ground | | | Transmitter Output Waveforms Single-Ended Waveform Positive Channel (p) = V <sub>OL</sub> Negative Channel (n) = V <sub>OL</sub> | | | Differential Waveform | | f <sub>HSCLK</sub> | I/O PLL input clock frequency. | | f <sub>HSDR</sub> | High-speed I/O block—Maximum/minimum LVDS data transfer rate $(f_{\mbox{\scriptsize HSDR}}=1/\mbox{\scriptsize TUI}), \mbox{\scriptsize non-DPA}.$ | | f <sub>HSDRDPA</sub> | High-speed I/O block—Maximum/minimum LVDS data transfer rate $(f_{HSDRDPA} = 1/TUI)$ , DPA. | | J | High-speed I/O block—Deserialization factor (width of parallel data bus). | | JTAG Timing Specifications | JTAG Timing Specifications: | | | continued | | Term | Definition | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | V <sub>CCD</sub> | | | | | | V <sub>OH</sub> V <sub>IH(AC)</sub> | | | V <sub>IH(DC)</sub> | | | V <sub>REF</sub> V <sub>IL(DC)</sub> | | | | | | <del>V</del> <sub>01</sub> | | | V <sub>SS</sub> | | t <sub>C</sub> | High-speed receiver/transmitter input and output clock period. | | TCCS (channel-to-channel-skew) | The timing difference between the fastest and slowest output edges, including the $t_{CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the Timing Diagram figure under SW in this table). | | t <sub>DUTY</sub> | High-speed I/O block—Duty cycle on high-speed transmitter output clock. | | t <sub>FALL</sub> | Signal high-to-low transition time (80–20%) | | t <sub>INCC</sub> | Cycle-to-cycle jitter tolerance on the PLL clock input | | t <sub>OUTP3_IO</sub> | Period jitter on the GPIO driven by a PLL | | t <sub>OUTP3_DC</sub> | Period jitter on the dedicated clock output driven by a PLL | | t <sub>RISE</sub> | Signal low-to-high transition time (20–80%) | | Timing Unit Interval (TUI) | The timing budget allowed for skew, propagation delays, and the data sampling window. (TUI = $1/(Receiver\ Input\ Clock\ Frequency\ Multiplication\ Factor) = t_C/w)$ . | | V <sub>CM(DC)</sub> | DC Common mode input voltage. | | V <sub>ICM</sub> | Input Common mode voltage—The common mode of the differential signal at the receiver. | | $V_{ m ID}$ | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. | | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching. | | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching. | | V <sub>IH</sub> | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high. | | | continued | | Term | Definition | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>IH(AC)</sub> | High-level AC input voltage | | V <sub>IH(DC)</sub> | High-level DC input voltage | | V <sub>IL</sub> | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low. | | V <sub>IL(AC)</sub> | Low-level AC input voltage | | V <sub>IL(DC)</sub> | Low-level DC input voltage | | V <sub>OCM</sub> | Output Common mode voltage—The common mode of the differential signal at the transmitter. | | V <sub>OD</sub> | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission line at the transmitter. | | V <sub>SWING</sub> | Differential input voltage | | V <sub>IX</sub> | Crossing point of differential signal V <sub>CCIO</sub> Crossing Point of Differential Signal Ground | | V <sub>OX</sub> | Output differential cross point voltage | | w | High-speed I/O block—Clock Boost Factor | # **Document Revision History for the Intel Arria 10 Device Datasheet** | Document<br>Version | Changes | |---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2022.02.14 | Added T <sub>J</sub> specifications for Military devices in the <i>Recommended Operating Conditions for Intel Arria 10 Devices</i> table. | | | • Removed table description from the I/O Pin Leakage Current for Intel Arria 10 Devices table. | | | • Changed I/O standards from RSDS (HIO) to RSDS and Mini-LVDS (HIO) to Mini-LVDS in the <i>Differential I/O Standards Specifications for Intel Arria 10 Devices</i> table. | | | Updated the conditions for V <sub>ICM</sub> (AC and DC coupled) in the <i>Transceiver Specifications for Intel Arria 10 GX, SX, and GT Devices — Receiver Specifications</i> table. | | | Removed diagram: DPA Lock Time Specifications with DPA PLL Calibration Enabled. | | | Added footnote to Maximum Data Transition in the DPA Lock Time Specifications for Intel Arria 10 Devices table. | | | Updated the Configuration Bit Stream Sizes for Intel Arria 10 Devices table. — Updated table description. | | | <ul> <li>Updated Uncompressed Configuration Bit Stream Size and IOCSR Bit Stream Size.</li> </ul> | | | Updated Minimum Configuration Time in the Minimum Configuration Time Estimation for Intel Arria 10 Devices table. | | 2020.06.26 | Removed the note on HPS_PORSEL from $t_{RAMP}$ in the Recommended Operating Conditions for Intel Arria 10 Devices table. HPS_PORSEL pin is not available for Intel Arria 10 devices. | | 2020.03.20 | Corrected T <sub>h</sub> from 10 ns to 0 ns in the Management Data Input/Output (MDIO) Timing Requirements for Intel Arria 10 Devices table. | | 2019.06.24 | Updated the definitions for the power options. | | | Updated the note to the speed grades in the High-Speed I/O Specifications for Intel Arria 10 Devices table. | | | $ullet$ Updated the definition and added a waveform for $V_{IX}$ in the $Glossary$ . | | 2018.11.29 | Removed $t_R$ and $t_F$ specifications in the FPP Timing Parameters When the DCLK-to-DATA[] Ratio is >1 for Intel Arria 10 Devices table. | | 2018.09.24 | Removed specifications for automotive-grade devices (–A3 speed grade). | | 2018.06.15 | Added Intel Arria 10 Devices Overshoot Duration figure and description. | | | Removed Equation for OCT Variation Without Recalibration. | | | Updated the descriptions for T <sub>dssfrst</sub> , T <sub>dsslst</sub> , T <sub>su</sub> , and T <sub>h</sub> in the <i>Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Intel Arria 10 Devices</i> table. | | | Updated the column header from "Minimum Number of Clock Cycles" to "Number of Clock Cycles for Initialization" in the <i>Initialization Clock Source Option and the Maximum Frequency for Intel Arria 10 Devices</i> table. | | 2018.04.06 | <ul> <li>Added notes to I<sub>OUT</sub> specification in the <i>Absolute Maximum Ratings for Intel Arria 10 Devices</i> table.</li> <li>Updated the maximum frequency for DDR3L SDRAM in the <i>Memory Standards Supported by the HPS Hard Memory Controller for Intel Arria 10 Devices</i> table.</li> </ul> | | Date | Version | Changes | |--------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | January 2018 | 2018.01.09 | Added -E1H and -I1H speed grades. Removed -E2V and -I2V speed grades. Added a pate to the A2 speed grade to that the specifications for automotive grade devices are preliminary. | | | | <ul> <li>Added a note to the -A3 speed grade to state that the specifications for automotive-grade devices are preliminary,<br/>pending characterization.</li> </ul> | | | | Updated the Recommended Operating Conditions for Intel Arria 10 Devices table. | | | | $-$ Added a note to $V_{\rm I}$ | | | | <ul> <li>Removed the note to T<sub>3</sub> for Industrial and Automotive devices. Note removed: -40°C is only applicable to Start of Test, when the device is powered-on. The device does not stay at the minimum junction temperature for a long time.</li> </ul> | | | | Updated the note to RSDS (HIO) and Mini-LVDS (HIO) in the Differential I/O Standards Specifications for Intel Arria 10 Devices table. | | | | Added KDB link on PLL jitter compensation in the following tables: | | | | — Fractional PLL Specifications for Intel Arria 10 Devices | | | | — I/O PLL Specifications for Intel Arria 10 Devices | | | | • Corrected the clock name from "osc1 clock" to osc1_clk and added a note in the HPS Reset Input Requirements for Intel Arria 10 Devices table. | | | | Added description about the HPS_CLK1 pin in the HPS PLL Input Requirements section. | | | | Updated the note for T <sub>su</sub> and T <sub>h</sub> in the Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Intel Arria 10 Devices table. | | | | Updated the note to CLKUSR in the Initialization Clock Source Option and the Maximum Frequency for Intel Arria 10 Devices table. | | | | Updated the I/O Timing section on the I/O timing information generation guidelines. | | | | • Updated the description and maximum offset values in the IOE Programmable Delay for Intel Arria 10 Devices table. | | June 2017 | 2017.06.16 | Added specifications for automotive-grade devices. | | | | Removed –E1L and –I1L speed grades. | | | | <ul> <li>Clarified the voltage requirement footnote for PCIe Gen3 support in the "Transceiver Power Supply Operating Conditions<br/>for Intel Arria 10 GX/SX Devices" table.</li> </ul> | | | | Added notes for T <sub>J</sub> for Industrial and Automotive devices in Recommended Operating Conditions for Intel Arria 10 Devices table. | | | | Updated the description for V <sub>CCH_GXB</sub> in the following tables: | | | | Absolute Maximum Ratings for Intel Arria 10 Devices | | | | <ul> <li>Transceiver Power Supply Operating Conditions for Intel Arria 10 GX/SX Devices</li> </ul> | | | | Transceiver Power Supply Operating Conditions for Intel Arria 10 GT Devices | | | | Added full pin names in the "Transceiver Power Supply Operating Conditions for Intel Arria 10 GX/SX Devices" table. | | | | • Clarified that the channel span for the x1 and x6 clock networks is six channels in a single bank in the "Transceiver Clock Network Maximum Data Rate Specifications" table. | | | | Updated f <sub>VCO</sub> specifications in Fractional PLL Specifications for Intel Arria 10 Devices table. | | | | continued | | Date | Version | Changes | |------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Updated the following tables to keep only the maximum frequencies: <ul> <li>Memory Standards Supported by the Hard Memory Controller for Intel Arria 10 Devices</li> <li>Memory Standards Supported by the Soft Memory Controller for Intel Arria 10 Devices</li> <li>Memory Standards Supported by the HPS Hard Memory Controller for Intel Arria 10 Devices</li> </ul> </li> <li>Updated the description for Memory Output Clock Jitter Specifications for Intel Arria 10 Devices table.</li> <li>Updated the unit for "Cold reset deassertion to BSEL sampling, using osc1 clock" in HPS Reset Input Requirements for Intel Arria 10 Devices table.</li> <li>Updated the name of the internal reference clock to SPI_REF_CLK in the footnote in the following tables: <ul> <li>SPI Master Timing Requirements for Intel Arria 10 Devices</li> </ul> </li> <li>Updated maximum values for t<sub>CF2CD</sub> from 600 ns to 1,440 ns and t<sub>CF2ST0</sub> from 600 ns to 960 ns in the following tables: <ul> <li>FPP Timing Parameters When the DCLK-to-DATA[] Ratio is 1 for Intel Arria 10 Devices</li> <li>FPP Timing Parameters When the DCLK-to-DATA[] Ratio is &gt;1 for Intel Arria 10 Devices</li> <li>PS Timing Parameters for Intel Arria 10 Devices</li> </ul> </li> </ul> | | May 2017 | 2017.05.08 | <ul> <li>Updated V<sub>CCBAT</sub> specifications in Recommended Operating Conditions for Intel Arria 10 Devices table.</li> <li>Changed the maximum skew specification for the xN clock line in the "Transmitter Channel-to-channel Skew Specifications" table.</li> <li>Changed the PCIe Gen3 HIP-Fabric interface spec for E3S and I3S devices in the "High-Speed Serial Transceiver-Fabric Interface Performance for Intel Arria 10 GX/SX Devices" table.</li> <li>Changed the conditions for V<sub>ICM</sub> in the "Receiver Specifications" table.</li> <li>Removed the DC Coupling specifications footnote from the "Receiver Specifications" table.</li> <li>Changed the conditions for the differential on-chip termination resistors parameter in the "Transmitter Specifications" table.</li> <li>Updated the footnote for V<sub>ICM</sub> (AC and DC coupled) parameter in the "Receiver Specifications" table.</li> <li>Added footnotes to the minimum specifications for the fPLL input reference clock frequency in the "Reference Clock Specifications" table depending on the selected mode.</li> <li>Changed the Core Speed Grade options in the "High-Speed Serial Transceiver-Fabric Interface Performance for Intel Arria 10 GX/SX Devices" table.</li> <li>Added information on power supply using early I/O release configuration flow in HPS Specifications section.</li> <li>Added description in the Configuration Bit Stream Sizes for Intel Arria 10 Devices table.</li> </ul> | | March 2017 | 2017.03.15 | <ul> <li>Changed the minimum value for the fPLL input reference clock frequency in the "Reference Clock Specifications" table.</li> <li>Added a footnote to the Supported I/O Standards parameter in the "Receiver Specifications" table.</li> <li>Added a footnote to V<sub>CCR_GXB[L, R]</sub> and V<sub>CCT_GXB[L, R]</sub> in the "Transceiver Power Supply Operating Conditions for Arria 10 GX/SX Devices" table.</li> <li>Added f<sub>CASC_INPFD</sub> specification in the following tables: <ul> <li>Fractional PLL Specifications for Intel Arria 10 Devices</li> <li>I/O PLL Specifications for Intel Arria 10 Devices</li> </ul> </li> </ul> | | Date | Version | Changes | |--------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Updated links to the External Memory Interface Spec Estimator in the following sections: <ul> <li>Memory Standards Supported by the Hard Memory Controller</li> <li>Memory Standards Supported by the Soft Memory Controller</li> <li>Memory Standards Supported by the HPS Hard Memory Controller</li> </ul> </li> <li>Updated Maximum HPS Clock Frequencies Across Device Speed Grades for Intel Arria 10 Devices table. <ul> <li>Removed temperature ranges.</li> <li>Updated mpu_base_clk specification from 1,000 MHz to 1,200 MHz in -1 speed grade for V<sub>CCL_HPS</sub> = 0.9 V (typical).</li> </ul> </li> <li>Updated HPS PLL VCO output maximum specification from 2,000 MHz to 2,400 MHz in -1 speed grade for V<sub>CCL_HPS</sub> = 0.9 V in HPS PLL Performance for Intel Arria 10 Devices table.</li> <li>Updated links to the Intel Arria 10 SoC Device Design Guidelines in the following sections: <ul> <li>USB ULPI Timing Characteristics</li> <li>Ethernet Media Access Controller (EMAC) Timing Characteristics</li> </ul> </li> <li>Updated uncompressed configuration bit stream size (bits) in Configuration Bit Stream Sizes for Intel Arria 10 Devices table.</li> <li>Added descriptions for Programmable IOE Delay.</li> <li>Removed PowerPlay text from tool name.</li> </ul> | | | | Rebranded as Intel. | | October 2016 | 2016.10.31 | <ul> <li>Added reference to the Intel Arria 10 SoC Device Design Guidelines for the USB 2.0 Transceiver Macrocell Interface Plus (UTMI+) Low Pin Interface (ULPI) Timing Requirements for Intel Arria 10 Devices table.</li> <li>Added reference to the Intel Arria 10 SoC Device Design Guidelines for the RGMII RX Timing Requirements for Intel Arria 10 Devices table.</li> <li>Updated the f<sub>VCO</sub> values in the Fractional PLL Specifications for Intel Arria 10 Devices table.</li> <li>Updated the t<sub>OUTPJ_DC</sub> and t<sub>OUTCCJ_DC</sub> values in the I/O PLL Specifications for Intel Arria 10 Devices table.</li> <li>Updated the description to the DPA Lock Time Specifications for Intel Arria 10 Devices table as the specifications are applicable to both extended and industrial grades.</li> <li>Updated the description to the Maximum HPS Clock Frequencies Across Device Speed Grades for Intel Arria 10 Devices table as the specifications are applicable to both extended and industrial temperatures.</li> <li>Removed Preliminary tag for the Trace Timing Requirements for Intel Arria 10 Devices table.</li> <li>Changed the condition for the slew rate setting in the "Transmitter Specifications" table.</li> </ul> | | June 2016 | 2016.06.24 | <ul> <li>Updated V<sub>CCL_HPS</sub> specifications in HPS Power Supply Operating Conditions for Intel Arria 10 SX Devices table.</li> <li>Restructured the following tables: <ul> <li>OCT Calibration Accuracy Specifications for Intel Arria 10 Devices</li> <li>OCT Without Calibration Resistance Tolerance Specifications for Intel Arria 10 Devices</li> </ul> </li> <li>Removed PCML information in Differential I/O Standards Specifications for Intel Arria 10 Devices table.</li> <li>Changed values in the "Transmitter and Receiver Data Rate Performance" table.</li> <li>Updated specifications for memory standards supported by the hard memory controller, soft memory controller, and HPS hard memory controller.</li> </ul> | | | | continued | | Date | Version | Changes | |------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Updated DLL operating frequency range in DLL Frequency Range Specifications for Intel Arria 10 Devices table. | | | | Updated Memory Output Clock Jitter Specifications for Intel Arria 10 Devices table. | | | | Updated HPS Clock Performance specifications. | | | | Updated HPS PLL Performance for Intel Arria 10 Devices table. | | | | <ul> <li>Updated HPS PLL VCO output –3 speed grade maximum specification for 0.95 V V<sub>CCL_HPS</sub>.</li> </ul> | | | | <ul> <li>Added HPS PLL VCO output specifications for 0.90 V V<sub>CCL_HPS</sub>.</li> </ul> | | | | Added h2f_user0_clk and h2f_user1_clk specifications. | | | | Added a new table for HPS PLL Output Specifications. | | | | Updated Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Intel Arria 10 Devices table. | | | | Updated QSPI_CLK clock name. | | | | <ul> <li>Updated T<sub>clk</sub>, T<sub>dssfrst</sub>, T<sub>dsslst</sub>, and T<sub>do</sub> specifications.</li> </ul> | | | | <ul> <li>Added T<sub>su</sub> and T<sub>h</sub> specifications.</li> </ul> | | | | <ul> <li>Removed T<sub>din_start</sub> and T<sub>din_end</sub> specifications.</li> </ul> | | | | • Updated T <sub>dssfrst</sub> , T <sub>dsslst</sub> , T <sub>dio</sub> , and T <sub>su</sub> specifications in SPI Master Timing Requirements for Intel Arria 10 Devices table. | | | | Updated T <sub>h</sub> and T <sub>d</sub> specifications in SPI Slave Timing Requirements for Intel Arria 10 Devices table. | | | | Updated T <sub>su</sub> , T <sub>h</sub> , and T <sub>d</sub> specifications in Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Intel Arria 10 Devices table. | | | | Added a note to T <sub>d</sub> in Reduced Gigabit Media Independent Interface (RGMII) TX Timing Requirements for Intel Arria 10 Devices table. | | | | Updated T <sub>h</sub> specifications in RGMII RX Timing Requirements for Intel Arria 10 Devices table. | | | | Updated T <sub>d</sub> specifications in RMII TX Timing Requirements for Intel Arria 10 Devices table. | | | | Added notes in I <sup>2</sup> C Timing Requirements for Intel Arria 10 Devices table. | | | | Updated Trace Timing Requirements for Intel Arria 10 Devices table. | | | | <ul> <li>Added description about increasing trace bandwidth.</li> </ul> | | | | <ul> <li>Updated T<sub>clk</sub> minimum specification from 5 ns to 10 ns.</li> </ul> | | | | Updated the information on GPIO interface. | | | | continued | | Date | Version | Changes | |----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Updated the following timing diagrams: <ul> <li>Quad SPI Flash Serial Output Timing Diagram</li> <li>Quad SPI Flash Serial Input Timing Diagram</li> <li>SPI Master Output Timing Diagram</li> <li>SPI Master Input Timing Diagram</li> <li>SPI Slave Output Timing Diagram</li> <li>SPI Slave Input Timing Diagram</li> <li>I<sup>2</sup>C Timing Diagram</li> <li>NAND Address Latch Timing Diagram</li> <li>NAND Address Latch Timing Diagram</li> <li>NAND Read Status Timing Diagram</li> <li>Trace Timing Diagram</li> <li>Trace Timing Diagram</li> <li>Updated DCLK Frequency Specification in the AS Configuration Scheme table.</li> </ul> </li> <li>Updated IOCSR bit stream sizes in Configuration Bit Stream Sizes for Intel Arria 10 Devices table.</li> <li>Corrected product line naming in the following tables: <ul> <li>Configuration Bit Stream Sizes for Intel Arria 10 Devices</li> <li>Minimum Configuration Time Estimation for Intel Arria 10 Devices</li> </ul> </li> <li>Updated IOE Programmable Delay for Intel Arria 10 Devices table.</li> <li>Removed Preliminary tags for all tables, except Trace Timing Requirements for Intel Arria 10 Devices table.</li> </ul> | | May 2016 | 2016.05.02 | <ul> <li>Updated Recommended Operating Conditions for Intel Arria 10 Devices table. <ul> <li>Added specifications for 0.95 V typical value for V<sub>CC</sub>, V<sub>CCP</sub>, and V<sub>CCERAM</sub>.</li> <li>Updated SmartVID specifications for V<sub>CC</sub> and V<sub>CCP</sub>.</li> <li>Updated notes to V<sub>CC</sub>, V<sub>CCP</sub>, V<sub>CCERAM</sub>, and V<sub>CCBAT</sub>.</li> </ul> </li> <li>Updated specifications for SSTL-12 240-Ω R<sub>S</sub>, SSTL-135 34-Ω R<sub>S</sub>, and SSTL-135 40-Ω R<sub>S</sub> in OCT Calibration Accuracy Specifications for Intel Arria 10 Devices table.</li> <li>Removed the condition V<sub>CCIO</sub> = 1.5 for 100-Ω R<sub>D</sub> in OCT Without Calibration Resistance Tolerance Specifications for Intel Arria 10 Devices table.</li> <li>Changed pin capacitance to maximum values.</li> <li>Added SSTL-135 Class I, II, SSTL-125 Class I, II, and SSTL-12 Class I, II I/O standards in the following tables: <ul></ul></li></ul> | | | 1 | continued | | Date | Version | Changes | |--------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Changed the backplane data rates in the "Transceiver Performance for Intel Arria 10 GX/SX Devices" section. | | | | Changed the backplane data rates in the "Transceiver Performance for Intel Arria 10 GT Devices" section. | | | | Changed the minimum frequency in the "CMU PLL Performance" table. | | | | Changed the conditions and added a description to the "High-Speed Serial Transceiver-Fabric Interface Performance for Intel Arria 10 GX/SX Devices" table. | | | | Removed transceiver speed grade 5 from all tables in the "Transceiver Performance for Intel Arria 10 GX/SX Devices" section. | | | | Changed the notes in the "Transmitter and Receiver Data Rate Performance" table. | | | | Added a description to the "High-Speed Serial Transceiver-Fabric Interface Performance for Intel Arria 10 GT Devices" table. | | | | Changed the clock network names in the "Transceiver Clock Network Maximum Data Rate Specifications" table. | | | | Changed the conditions in the "High-Speed Serial Transceiver-Fabric Interface Performance for Intel Arria 10 GT Devices" table. | | | | Changed the channel span specifications in the "Transmitter Channel-to-channel Skew Specifications" table. | | | | Updated f <sub>VCO</sub> , f <sub>CLBW</sub> , t <sub>PLL PSFRR</sub> , and jitter specifications in Fractional PLL Specifications for Intel Arria 10 Devices table. | | | | Updated to Inform and jitter specifications in I/O PLL Specifications for Intel Arria 10 Devices table. | | | | Updated the note to f <sub>IN</sub> specifications for fPLL and IOPLL. | | | | Updated High-Speed I/O Specifications for Intel Arria 10 Devices table. | | | | Added true RSDS and true mini-LVDS output standards data rates. | | | | Updated speed grades to reflect SmartVID specifications. | | | | <ul> <li>Updated Transmitter f<sub>HSDR</sub> and Receiver f<sub>HSDRDPA</sub> specifications.</li> </ul> | | | | Added minimum data rate for Receiver f <sub>HSDRDPA</sub> specifications. | | | | Updated LVDS I/O bank and 3 V I/O bank specifications, and added SmartVID specifications in Memory Standards Supported by the Hard Memory Controller for Intel Arria 10 Devices and Memory Standards Supported by the Soft Memory Controller for Intel Arria 10 Devices tables. | | | | Added new table: Memory Standards Supported by the HPS Hard Memory Controller for Intel Arria 10 Devices. | | | | Updated t <sub>CO</sub> from 4 ns to 2 ns in AS Timing Parameters for AS ×1 and AS ×4 Configurations in Intel Arria 10 Devices table. | | | | Added IOCSR definition and updated column heading from "IOCSR .rbf Size (bits)" to "IOCSR Bit Stream Size (bits)" in Configuration Bit Stream Sizes for Intel Arria 10 Devices table. | | | | Removed M suffix and V <sub>CC</sub> PowerManager feature. | | ebruary 2016 | 2016.02.11 | Changed the datarates in the "Transceiver Power Supply Operating Conditions for Intel Arria 10 GT Devices" table. | | • | | Changed the available speed grades and datarates in the "Transceiver Performance for Intel Arria 10 GT Devices" table. | | | | Changed the available speed grades and datarates in the "ATX PLL Performance" table. | | | | Changed the available speed grades and datarates in the "Fractional PLL Performance" table. | | | | Changed the available speed grades in the "CMU PLL Performance" table. | | | | Changed the available speed grades and frequencies in the "High-Speed Serial Transceiver-Fabric Interface Performance for Arria 10 GT Devices" table. | | | | continued | | Date | Version | Changes | |---------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | December 2015 | 2015.12.31 | Updated M20K block specifications for "True dual port, all supported widths" and "ROM, all supported widths" in the Memory Clock Performance Specifications (V <sub>CC</sub> and V <sub>CCP</sub> at 0.9 V Typical Value) table. | | | | Updated maximum resolution from 8 bit 6 bit and added minimum clock frequency of 0.1 MHz in Internal Voltage Sensor Specifications for Intel Arria 10 Devices table. | | | | Updated the sinusoidal jitter from 0.35 UI to 0.28 UI in LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications. | | December 2015 | 2015.12.18 | <ul> <li>Changed the minimum specifications in the "Transceiver Power Supply Operating Conditions for Arria 10 GT Devices" table.</li> <li>Changed conditions in the "Transmitter and Receiver Data Rate Performance" table.</li> </ul> | | November 2015 | 2015.11.02 | <ul> <li>Added power option V which is supported with the SmartVID feature (lowest static power).</li> <li>Added note for SmartVID in Recommended Operating Conditions for Intel Arria 10 Devices table. Note: SmartVID is supported in devices with -2V and -3V speed grades only.</li> <li>Removed 20-Ω R<sub>T</sub> in OCT Calibration Accuracy Specifications for Intel Arria 10 Devices table.</li> <li>Updated specifications in OCT Without Calibration Resistance Tolerance Specifications for Intel Arria 10 Devices table.</li> <li>Updated the note for Value column in the Internal Weak Pull-Up Resistor Values for Intel Arria 10 Devices table. Added</li> </ul> | | | | Internal Weak Pull-Down Resistor Values for Intel Arria 10 Devices table. Updated fractional PLL specifications: — Updated f <sub>IN</sub> minimum from 50 MHz to 30 MHz and maximum from 1000 MHz to 800 MHz for all speed grades. — Updated f <sub>INPFD</sub> minimum from 50 MHz to 30 MHz and maximum from 325 MHz to 700 MHz. — Updated f <sub>VCO</sub> minimum from 3.125 GHz to 3.5 GHz and maximum from 6.25 GHz to 7.05 GHz. — Updated t <sub>EINDUTY</sub> minimum from 40% to 45% and maximum from 60% to 55%. — Removed the conditions for f <sub>OUT</sub> and f <sub>CLBW</sub> . — Updated the descriptions for f <sub>DYCONFIGCLK</sub> , t <sub>LOCK</sub> , and t <sub>ARESET</sub> . • Added –E2V, –I2V, –E3V, and –I3V speed grades in DSP Block Performance Specifications for Intel Arria 10 Devices (V <sub>CC</sub> and V <sub>CCP</sub> at 0.9 V Typical Value) table. • Updated Memory Block Performance Specifications for Intel Arria 10 Devices table for V <sub>CC</sub> and V <sub>CCP</sub> at 0.9 V typical value. Added memory block performance specifications for V <sub>CC</sub> and V <sub>CCP</sub> at 0.95 V typical value. • Removed the "Minimum Resolution with no Missing Codes" column in Internal Temperature Sensing Diode Specifications for Intel Arria 10 Devices table. • Added a link in the Internal Temperature Sensing Diode Specifications section: Transfer Function for Internal TSD topic in the Power Management in Intel Arria 10 Devices chapter, Intel Arria 10 Core Fabric and General Purpose I/Os Handbook. | | | | Added descriptions to External Temperature Sensing Diode Specifications for Intel Arria 10 Devices table. Updated Internal Voltage Sensor Specifications for Intel Arria 10 Devices table. Updated maximum resolution from 12 bits to 8 bits. Removed minimum resolution value. Updated maximum integral non-linearity (INL) from ±3 LSB to ±1 LSB. Updated maximum clock frequency from 20 MHz to 11 MHz. Added gain error and offset error specifications. Removed signal to noise and distortion ratio (SNR) specifications. Removed Bipolar input mode specifications. | | Date | Version | Changes | |------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Date | version | <ul> <li>Updated "slow clock" to "core clock" in DPA Lock Time Specifications with DPA PLL Calibration Enabled diagram.</li> <li>Updated the maximum values of the following conditions for Transmitter True Differential I/O Standards - f<sub>HSDR</sub> (data rate) parameter in High-Speed I/O Specifications for Intel Arria 10 Devices table. <ul> <li>SERDES factor J = 2, uses DDR registers</li> <li>SERDES factor J = 1, uses DDR registers</li> </ul> </li> <li>Added the following tables: <ul> <li>Memory Standards Supported by the Hard Memory Controller for Intel Arria 10 Devices</li> <li>Memory Standards Supported by the Soft Memory Controller for Intel Arria 10 Devices</li> </ul> </li> <li>Updated minimum T<sub>OCTCAL</sub> value from 1000 cycles to 2000 cycles in OCT Calibration Block Specifications for Intel Arria 10</li> </ul> | | | | Devices table. • Updated the hmc_free_clk specifications for the following speed grades in HPS Clock Performance for Intel Arria 10 Devices table: — -1 speed grade: Updated from 667 MHz to 533 MHz. — -2 speed grade: Updated from 544 MHz to 533 MHz. | | | | Changed from T <sub>sclk</sub> to T <sub>clk</sub> and added the following specifications in the Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Intel Arria 10 Devices table. T <sub>qspi_clk</sub> T <sub>din_start</sub> T <sub>din end</sub> | | | | <ul> <li>Updated SPI Master Timing Requirements for Intel Arria 10 Devices table.</li> <li>Changed the symbol from T<sub>spi_clk</sub> to T<sub>clk</sub>.</li> <li>Added note to T<sub>dssfrst</sub>, T<sub>dsslst</sub>, and T<sub>h</sub>.</li> <li>Updated note to T<sub>su</sub>.</li> <li>Updated the description for T<sub>su</sub> and T<sub>h</sub>.</li> </ul> | | | | <ul> <li>Updated the note to T<sub>ssfsu</sub>, T<sub>ssfh</sub>, T<sub>sslsu</sub>, and T<sub>sslh</sub> in the SPI Slave Timing Requirements for Intel Arria 10 Devices table.</li> <li>Updated the following timing diagrams: <ul> <li>Quad SPI Flash Serial Output Timing Diagram</li> <li>SPI Master Output Timing Diagram</li> <li>SPI Slave Output Timing Diagram</li> </ul> </li> </ul> | | | | Added the following timing diagrams: — Quad SPI Flash Serial Input Timing Diagram — SPI Master Input Timing Diagram — SPI Slave Input Timing Diagram | | | | Updated Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Intel Arria 10 Devices table. Changed T <sub>clk</sub> to T <sub>sdmmc_clk_out</sub> and TMMC_CLK to TSDMMC_CLK_OUT. Updated T <sub>d</sub> min from 5.5 ns to 8.5 ns and max from 12.5 ns to 11.5 ns. Updated note to T <sub>d</sub> . | | Date | Version | Changes | |------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Changed the title and symbols in the following timing diagrams: | | | | Changed from "NAND Data Input Cycle Timing Diagram" to "NAND Data Output Cycle Timing Diagram". Changed from D <sub>IN</sub> to D <sub>OUT</sub> . | | | | Changed from "NAND Data Output Cycle Timing Diagram" to "NAND Data Input Cycle Timing Diagram". Changed from | | | | D <sub>OUT</sub> to D <sub>IN</sub> . — Changed from "NAND Extended Data Output (EDO) Cycle Timing Diagram" to "NAND Data Input Timing Diagram for | | | | Extended Data Output (EDO) Cycle". Changed from D <sub>OUT</sub> to D <sub>IN</sub> . | | | | Changed from "ARM Trace Timing Characteristics" to "Trace Timing Characteristics". Lindau detail the description in the CRIO Laborage territory. | | | | Updated the description in the GPIO Interface topic. Updated FDR Timing Personal and Wiscourth & ROUGH to ROUGH Personal April 20 Reviews to the | | | | Updated FPP Timing Parameters When the DCLK-to-DATA[] Ratio is 1 for Intel Arria 10 Devices table. 1.506 | | | | - Updated the maximum value for t <sub>STATUS</sub> and t <sub>CF2ST1</sub> from 1,506 μs to 3,000 μs. | | | | <ul> <li>Updated f<sub>MAX</sub> for FPP ×8/×16 from 125 MHz to 100 MHz.</li> </ul> | | | | — Updated the minimum value for $t_{CF2CK}$ from 1,506 $\mu s$ to 3,010 $\mu s$ . | | | | — Updated the minimum value for t <sub>ST2CK</sub> from 2 μs to 10 μs. | | | | $-$ Updated the maximum value for $t_{\text{CD2UM}}$ from 437 $\mu s$ to 830 $\mu s.$ | | | | Updated FPP Timing Parameters When the DCLK-to-DATA[] Ratio is >1 for Intel Arria 10 Devices table. | | | | — Updated the maximum value for $t_{\sf STATUS}$ and $t_{\sf CF2ST1}$ from 1,506 $\mu s$ to 3,000 $\mu s$ . | | | | <ul> <li>Updated f<sub>MAX</sub> for FPP ×8/×16 from 125 MHz to 100 MHz.</li> </ul> | | | | <ul> <li>Updated the minimum value for t<sub>CF2CK</sub> from 1,506 μs to 3,010 μs.</li> </ul> | | | | <ul> <li>Updated the minimum value for t<sub>ST2CK</sub> from 2 μs to 10 μs.</li> </ul> | | | | $-$ Updated the maximum value for $t_{ extsf{CD2UM}}$ from 437 $\mu s$ to 830 $\mu s$ . | | | | • Updated maximum value for t <sub>CD2UM</sub> from 437 μs to 830 μs in AS Timing Parameters for AS ×1 and AS ×4 Configurations in Intel Arria 10 Devices table. | | | | Updated PS Timing Parameters for Intel Arria 10 Devices table. | | | | <ul> <li>Updated the maximum value for t<sub>STATUS</sub> and t<sub>CF2ST1</sub> from 1,506 μs to 3,000 μs</li> </ul> | | | | <ul> <li>Updated the minimum value for t<sub>CF2CK</sub> from 1,506 μs to 3,010 μs.</li> </ul> | | | | — Updated the minimum value for t <sub>572CK</sub> from 2 μs to 10 μs. | | | | $-$ Updated the maximum value for t <sub>CD2UM</sub> from 437 $\mu$ s to 830 $\mu$ s. | | | | Added description about .rbf and .rpd files in the Configuration Files section. Changed the table title from "Uncompressed Uncompressed .rbf Sizes Sizes for Intel Arria 10 Devices" to "Configuration Bit Stream Sizes for Intel Arria 10 Devices". | | | | Updated the note to Active Serial in Minimum Configuration Time Estimation for Intel Arria 10 Devices table. Note: The minimum configuration time is calculated based on DCLK frequency of 100 MHz. Only external CLKUSR may guarantee the frequency accuracy of 100 MHz. If you use internal oscillator of 100 MHz, you may not get the actual frequency of 100 MHz. For the DCLK frequency using internal oscillator, refer to the DCLK Frequency Specification in the AS Configuration Scheme table. | | | | Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i> . | | | | • Changed voltages and conditions in the "Transceiver Power Supply Operating Conditions for Arria 10 GX/SX Devices" table. | | | | Changed maximum data rate conditions in the "Transmitter and Receiver Data Rate Performance" table. | | | I | continued | | Date | Version | Changes | |-----------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Changed conditions in the "Transmitter and Receiver Data Rate Performance" table in the <i>Transceiver Performance for Arria 10 GT Devices</i> section. | | | | Changed conditions in the "Reference Clock Specifications" table. | | | | Changed the clock networks in the "Transceiver Clock Network Maximum Data Rate Specifications" table. | | | | Changed conditions in the "Receiver Specifications" table. | | | | Changed conditions in the "Transmitter Specifications" table. | | | | • Changed the minimum frequency in the "ATX PLL Performance," "Fractional PLL Performance," and "CMU PLL Performance" tables in the <i>Transceiver Performance for Intel Arria 10 GX/SX Devices</i> section. | | | | • Changed the minimum frequeny in the "ATX PLL Performance," "Fractional PLL Performance," and "CMU PLL Performance" tables in the <i>Transceiver Performance for Intel Arria 10 GT Devices</i> section. | | | | Added a parameter to the "Reference Clock Specifications" table. | | | | Added footnote to the "Transmitter Specifications" table. | | June 2015 | 2015.06.12 | Changed the specifications for the backplane maximum data rate condition in the "Transmitter and Receiver Data Rate Performance" table for Intel Arria 10 GX/SX devices. | | | | Changed the specifications for transmitter REFCLK phase noise in the "Reference Clock Specifications" table. | | | | Added note in the following tables: | | | | Absolute Maximum Ratings for Intel Arria 10 Devices: V <sub>CCPGM</sub> | | | | Maximum Allowed Overshoot During Transitions for Intel Arria 10 Devices: LVDS I/O | | | | $-$ Recommended Operating Conditions for Intel Arria 10 Devices: $V_{\mathrm{I}}$ | | | | Added HPS Specifications. | | | | Updated recommended EPCQ-L serial configuration devices in the Uncompressed .rbf Sizes table. | | May 2015 | 2015.05.08 | Made the following changes: | | | | Changed the specifications for the V <sub>ICM</sub> (AC coupled) parameter in the "Reference Clock Specifications" table. | | | | Changed the maximum frequency in the "CMU PLL Performance" table in the <i>Transceiver Performance for GT Devices</i> | | | | section. | | | | Added a footnote to the transceiver speed grade 5 column in the "Transmitter and Receiver Data Rate Performance" table. | | May 2015 | 2015.05.04 | Updated the Maximum Allowed Overshoot During Transitions for Intel Arria 10 Devices table. | | , | | Added a note to t <sub>ramp</sub> in the Recommended Operating Conditions for Intel Arria 10 Devices table. Note: t <sub>ramp</sub> is the ramp time of each individual power supply, not the ramp time of all combined power supplies. | | | | Changed the minimum, typical, and maximum values for the transmitter and receiver power supply in the "Transceiver Power Supply Operating Conditions for Intel Arria 10 GT Devices" table. | | | | Added -1 speed grade in the condition column for V <sub>CCL_HPS</sub> at 0.95 V in HPS Power Supply Operating Conditions for Intel Arria 10 SX Devices table. | | | 1 | continued | | Date | Version | Changes | |------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Added -I1S, -I2S, and -E2S speed grades to the following tables: | | | | Clock Tree Performance for Intel Arria 10 Devices | | | | DSP Block Performance Specifications for Intel Arria 10 Devices | | | | Memory Block Performance Specifications for Intel Arria 10 Devices | | | | High-Speed I/O Specifications for Intel Arria 10 Devices | | | | Memory Output Clock Jitter Specifications for Intel Arria 10 Devices | | | | • Updated f <sub>IN</sub> minimum value from 27 MHz to 50 MHz for all speed grades in the Fractional PLL Specifications for Intel Arria 10 Devices table. | | | | Changed the description for f <sub>INPFD</sub> to "Input clock frequency to the PFD" in the I/O PLL Specifications for Intel Arria 10 Devices table. | | | | <ul> <li>Updated DSP Block Performance Specifications for Intel Arria 10 Devices table for V<sub>CC</sub> and V<sub>CCP</sub> at 0.9 V typical value.</li> <li>Added DSP specifications for V<sub>CC</sub> and V<sub>CCP</sub> at 0.95 V typical value.</li> </ul> | | | | • Updated $I_{bias}$ minimum value from 8 $\mu$ A to 10 $\mu$ A and maximum value from 200 $\mu$ A to 100 $\mu$ A in the External Temperature Sensing Diode Specifications for Intel Arria 10 Devices table. | | | | Added DPA (soft CDR mode) specifications in High-Speed I/O Specifications for Intel Arria 10 Devices table. | | | | Added description in POR Specifications section: Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration. | | | | Moved the following timing diagrams to the Configuration, Design Security, and Remote System Upgrades in Arria 10 Devices chapter. | | | | FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 | | | | FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1 | | | | AS Configuration Timing Waveform | | | | PS Configuration Timing Waveform | | | | • Removed the DCLK-to-DATA[] ratio when both encryption and compression are turned on. Added description to the table: You cannot turn on encryption and compression at the same time for Intel Arria 10 devices. | | | | • Updated the AS Timing Parameters for AS ×1 and AS ×4 Configurations in Intel Arria 10 Devices table as follows: | | | | $-$ Changed the symbol for data hold time from $t_H$ to $t_{DH}$ . | | | | $-$ Updated the minimum value for $t_{SU}$ from 0 ns to 1 ns. | | | | <ul> <li>Updated the minimum value for t<sub>DH</sub> from 2.5 ns to 1.5 ns.</li> </ul> | | | | • Added a note to the DCLK Frequency Specification in the AS Configuration Scheme table. Note: You can only set 12.5, 25, 50, and 100 MHz in the Intel Quartus Prime software. | | | | Added a note to the Initialization Clock Source Option and the Maximum Frequency for Intel Arria 10 Devices. Note: If you use the CLKUSR pin for AS and transceiver calibration simultaneously, the only allowed frequency is 100 MHz. | | | | Changed Intel Arria 10 GS to Intel Arria 10 SX in Uncompressed .rbf Sizes and Minimum Configuration Time Estimation tables. | | | | Added IO_IN_DLY_CHN and IO_OUT_DLY_CHN in the IOE Programmable Delay table. | | | | Changed the Min/Typ/Max description for the V <sub>ICM</sub> (AC coupled) parameter in the "Reference Clock Specifications" table. | | | | continued | | Date | Version | Changes | |--------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Date | Version | <ul> <li>Changed the Min/Typ/Max values in the "Transceiver Power Supply Operating Conditions for Arria 10 GX/SX Devices" table.</li> <li>Changed the Min/Typ/Max values in the "Transceiver Power Supply Operating Conditions for Arria 10 GT Devices" table.</li> <li>Added a footnote to the maximum data rate for GT channels in the "Transceiver Performance for GT Devices" section.</li> <li>Made the following changes to the "Transceiver Performance for Arria 10 GX/SX Devices" section.</li> <li>Changed the maximum data rate condition for chip-to-chip and backplane in the "Transmitter and Receiver Data Rate Performance" table.</li> <li>Added TX minimum data rate to the "Transmitter and Receiver Data Rate Performance" table.</li> <li>Changed the minimum frequency in the "ATX PLL Performance" table.</li> <li>Changed the minimum and maximum frequency in the "CMU PLL Performance" table.</li> </ul> | | | | <ul> <li>Made the following changes to the "Transceiver Performance for Arria 10 GT Devices" section.</li> <li>Added TX minimum data rate to the "Transmitter and Receiver Data Rate Performance" table.</li> <li>Changed the maximum data rate condition for chip-to-chip and backplane in the "Transmitter and Receiver Data Rate Performance" table.</li> <li>Changed the minimum frequency in the "ATX PLL Performance" table.</li> <li>Changed the minimum frequency in the "Fractional PLL Performance" table.</li> <li>Changed the minimum frequency in the "CMU PLL Performance" table.</li> <li>Added voltage condition to the maximum peak-to-peak diff p-p after configuration and to the V<sub>ICM</sub> specifications in the "Receiver Specifications" table.</li> <li>Changed the voltage conditions for V<sub>OCM</sub> in the "Transmitter Specifications" table.</li> <li>Changed the V<sub>OD</sub>/V<sub>CCT</sub> Ratios in the "Typical Transmitter V<sub>OD</sub> Settings" table.</li> <li>Added the "Transceiver Clock Network Maximum Data Rate Specifications" table.</li> </ul> | | January 2015 | 2015.01.23 | <ul> <li>Added a note in the "Transceiver Power Supply Operating Conditions" section.</li> <li>Made the following changes to the "Reference Clock Specifications" table: <ul> <li>Added the input reference clock frequency parameters for the CMU PLL, ATX PLL, and fPLL PLL.</li> <li>Changed the maximum specification for rise time and fall time.</li> <li>Added the V<sub>ICM</sub> (AC and DC coupled) parameters.</li> <li>Changed the maximum value for Transmitter REFCLK Phase Noise (622 MHz) when ≥ 1 MHz.</li> </ul> </li> <li>Changed the Min, Typ, and Max values for the reconfig_clk signal in the "Transceiver Clocks Specifications" table.</li> <li>Made the following changes to the "Receiver Specifications" table: <ul> <li>Added the maximum peak-to-peak differential input voltage after device configuration specifications.</li> <li>Changed the minimum specification for the minimum differential eye opening at receiver serial input pins parameter.</li> <li>Removed the 120-ohm and 150-ohm conditions for the differential on-chip termination resistors parameter.</li> <li>Added the V<sub>ICM</sub> (AC and DC coupled) parameter.</li> <li>Added the Programmable DC Gain parameter.</li> </ul> </li> </ul> | | | <u>'</u> | continued | | Date | Version | Changes | |------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Made the following changes to the "Transmitter Specifications" table: | | | | Added the V <sub>OCM</sub> (AC coupled) parameter. | | | | <ul> <li>Added the V<sub>OCM</sub> (DC coupled) parameter.</li> </ul> | | | | Changed the rise and fall time minimum and maximum specifications. | | | | Added the "Typical Transmitter V <sub>OD</sub> Settings" table. | | | | Added a note to V <sub>CC</sub> , V <sub>CCP</sub> , and V <sub>CCERAM</sub> typical values in Recommended Operating Conditions table. Note: You can operate -1 and -2 speed grade devices at 0.9 V or 0.95 V typical value. You can operate -3 speed grade device at only 0.9 V typical value. Core performance shown in this datasheet is applicable for the operation at 0.9 V. Operating at 0.95 V results in higher core performance and higher power consumption. For more information about the performance and power consumption of 0.95 V operation, refer to the Intel Quartus Prime software timing reports and Early Power Estimator (EPE). | | | | • Removed military grade operating junction temperature specifications (T <sub>3</sub> ) in Recommended Operating Conditions table. | | | | Updated the V <sub>CCIO</sub> range for HSTL-18 I/O standard in Differential HSTL and HSUL I/O Standards for Arria 10 Devices table as follows: | | | | <ul><li>Min: Updated from 1.425 V to 1.71 V</li></ul> | | | | — Typ: Updated from 1.5 V to 1.8 V | | | | — Max: Updated from 1.575 V to 1.89 V | | | | Added a statement to Differential I/O Standards Specifications for Intel Arria 10 Devices table: Differential inputs are powered by V <sub>CCPT</sub> which requires 1.8 V. | | | | Added statement in I/O Standard Specifications: You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards. | | | | Updated fractional PLL specifications. | | | | <ul> <li>Updated f<sub>OUT</sub> c to f<sub>OUT</sub> and updated the maximum value to 644 MHz for all speed grades.</li> </ul> | | | | <ul> <li>Updated f<sub>VCO</sub> minimum value from 2.4 GHz to 3.125 GHz.</li> </ul> | | | | <ul> <li>Removed f<sub>OUT</sub>, k<sub>VALUE</sub>, and f<sub>RES</sub> parameters.</li> </ul> | | | | Updated I/O PLL specifications. | | | | $-$ Updated $f_{OUT\_C}$ to $f_{OUT}$ and updated the maximum value to 644 MHz for all speed grades. | | | | <ul> <li>Updated f<sub>OUT_EXT</sub> maximum value to 800 MHz (-1 speed grade), 720 MHz (-2 speed grade), and 650 MHz (-3 speed grade).</li> </ul> | | | | <ul> <li>Removed f<sub>RES</sub> parameter.</li> </ul> | | | | Updated the description in Periphery Performance Specifications to mention that proper timing closure is required in design. | | | | Updated AS Timing Parameters for AS x1 and AS x4 Configurations in Intel Arria 10 Devices. | | | | $-$ Updated $t_{SU}$ minimum value from 1.5 ns to 0 ns. | | | | <ul> <li>Updated t<sub>H</sub> minimum value from 0 ns to 2.5 ns.</li> </ul> | | | | Updated CLKUSR initialization clock source maximum frequency from 125 MHz to 100 MHz for passive configuration schemes (PS and FPP). | | | | continued | | Date | Version | Changes | |-------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Added uncompressed .rbf sizes and minimum configuration time estimation for Intel Arria 10 GX and GS devices.</li> <li>Updated uncompressed .rbf sizes for Intel Arria 10 GX 900 and 1150 devices, and Intel Arria 10 GT 900 and 1150 devices.</li> <li>Updated configuration .rbf size from 335,106,890 bits to 351,292,512 bits.</li> <li>Updated IOCSR .rbf size from 6,702,138 bits to 1,885,396 bits.</li> <li>Updated minimum configuration time estimation for Intel Arria 10 GX 900 and 1150 devices, and Intel Arria 10 GT 900 and 1150 devices for the following configuration modes: <ul> <li>Active serial: Updated from 837.77 ms to 883.20 ms.</li> <li>Fast Passive Parallel: Updated from 104.72 ms to 110.40 ms.</li> </ul> </li> </ul> | | August 2014 | 2014.08.18 | Changed the 3 V I/O conditions in Table 2. Table 3: Added a note to the Minimum and Maximum operating conditions. Changed V <sub>CCERAM</sub> values. Changed the Maximum recommended operating conditions for 3 V I/O V <sub>I</sub> . Added a note to the I/O pin pull-up tolerance in Table 12. Changed the V <sub>IH</sub> values for LVTTL, LVCMOS and 2.5 I/O standards in Table 13. Table 14, Table 15, and Table 16: Added SSTL-12 I/O standard. Removed Class I, II for SSTL-135 and SSTL-125 I/O standards. Table 19: Changed the minimum data rate specification for transmitter and receiver data rates. Changed the minimum frequency specification for the fractional PLL. Changed the Core Speed Grade with Power Options section in Table 20. Table 21: Changed the minimum data rate specification for transmitter and receiver data rates. Changed the minimum data rate specification for the Fractional PLL. Changed the minimum data rate specification for transmitter and receiver data rates. Changed the minimum frequency specification for the Fractional PLL. Changed the minimum frequency specification for the Fractional PLL. Changed the minimum frequency of the ATX PLL. Table 23: Added a note to the High Speed Differential I/O standard. Changed the specifications for CLKUSR pin. Added columns in Table 29. Changed the maximum f <sub>HSCLL, In</sub> and t <sub>Sclkter</sub> in Table 32. Changed the minimum frequency and minimum number of cycles in Table 46. | | | ' | continued | | Date | Version | Changes | |---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Table 48: <ul> <li>Changed the IOCSR .rbf size.</li> <li>Added Recommended EPCQ-L Serial Configuration Device.</li> </ul> </li> <li>Changed the DCLK frequency and minimum configuration time for FPP in Table 49.</li> <li>Added the following tables: <ul> <li>External Temperature Sensing Diode Specifications for Intel Arria 10 Devices</li> <li>IOE Programmable Delay for Intel Arria 10 Devices</li> </ul> </li> <li>Removed the following figures: <ul> <li>CTLE Response in High Gain Mode for Intel Arria 10 Devices with Data Rates ≥ 8 Gbps</li> <li>Removed the CTLE Response in High Gain Mode for Intel Arria 10 Devices with Data Rates &lt; 8 Gbps</li> </ul> </li> </ul> | | March 2014 | 2014.03.14 | Updated Table 3, Table 5, Table 21, Table 23, Table 24, Table 32, and Table 41. | | December 2013 | 2013.12.06 | Updated Figure 1 and Figure 2. | | December 2013 | 2013.12.02 | Initial release. |