# **MOSFET** – POWERTRENCH<sup>®</sup>, 20 V Complementary N-Channel: 20 V, 3.7 A, 68 m $\Omega$ P-Channel: -20 V, -3.1 A, 95 m $\Omega$ ## FDMA1032CZ #### **General Description** This device is designed specifically as a single package solution for a DC/DC "Switching" MOSFET in cellular handset and other ultra-portable applications. It features an independent N-Channel & P-Channel MOSFET with low on-state resistance for minimum conduction losses. The gate charge of each MOSFET is also minimized to allow high frequency switching directly from the controlling device. The MicroFET $^{\text{TM}}$ 2x2 package offers exceptional thermal performance for its physical size and is well suited to switching applications. #### **Features** Q1: N-Channel - $R_{DS(on)} = 68 \text{ m}\Omega$ at $V_{GS} = 4.5 \text{ V}$ - $R_{DS(on)} = 86 \text{ m}\Omega \text{ at } V_{GS} = 2.5 \text{ V}$ Q2: P-Channel - $R_{DS(on)} = 95 \text{ m}\Omega$ at $V_{GS} = -4.5 \text{ V}$ - $R_{DS(on)} = 141 \text{ m}\Omega$ at $V_{GS} = -2.5 \text{ V}$ - Low Profile 0.8 mm Maximum In the New Package MicroFET 2x2 mm - HBM ESD Protection Level > 2 kV (Note 3) - Free from Halogenated Compounds and Antimony Oxides - This Device is Pb-Free, Halide Free and is RoHS Compliant #### N-Channel | V <sub>DS</sub> MAX | R <sub>DS(on)</sub> | I <sub>D</sub> MAX | |---------------------|---------------------|--------------------| | 20 V | 68 mΩ @ 4.5 V | 3.7 A | | | 86 mΩ @ 2.5 V | | #### P-Channel | V <sub>DS</sub> MAX | R <sub>DS(on)</sub> | I <sub>D</sub> MAX | |---------------------|---------------------|--------------------| | -20 V | 95 mΩ @ -4.5 V | –3.1 A | | | 141 mΩ @ -2.5 V | | WDFN6 2x2, 0.65P (MicroFET) CASE 511DA #### **MARKING DIAGRAM** &Z = Assembly Plant Code &2 = 2-Digit Date Code &K = 2-Digits Lot Run Traceability Code 032 = Device Code #### **PIN CONNECTIONS** #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------|------------------------------------|-----------------------| | FDMA1032CZ | WDFN6<br>(Pb-Free,<br>Halide Free) | 3000 /<br>Tape & Reel | For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. ## **ABSOLUTE MAXIMUM RATINGS** ( $T_A = 25^{\circ}C$ unless otherwise noted) | Symbol | Parai | Q1 | Q2 | Unit | | |-----------------------------------|--------------------------------------------------|----------------------|----------|------|----| | $V_{DS}$ | Drain-Source Voltage | 20 | -20 | V | | | V <sub>GS</sub> | Gate-Source Voltage | ±12 | ±12 | V | | | I <sub>D</sub> | Drain Current | Continuous (Note 1a) | 3.7 –3.1 | | Α | | | | Pulsed | 6 | -6 | | | P <sub>D</sub> | Power Dissipation for Single Operation | (Note 1a) | 1.4 | | W | | | | (Note 1b) | 0.7 | | | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | | –55 to | +150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. ### THERMAL CHARACTERISTICS | Symbol | Parameter | Ratings | Unit | |-----------------|---------------------------------------------------|------------------------|------| | $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 1a) | 86 (Single Operation) | °C/W | | $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 1b) | 173 (Single Operation) | | | $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 1c) | 69 (Dual Operation) | | | $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 1d) | 151 (Dual Operation) | | ## **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) | Symbol | Parameter | Test Conditions | Туре | Min | Тур | Max | Unit | | |----------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|----------------|------------------|-------|--| | OFF CHAR | OFF CHARACTERISTICS | | | | | | | | | BV <sub>DSS</sub> | Drain-Source Breakdown<br>Voltage | $\begin{array}{c} I_D = 250 \; \mu A, \; V_{GS} = 0 \; V \\ I_D = -250 \; \mu A, \; V_{GS} = 0 \; V \end{array}$ | Q1<br>Q2 | 20<br>-20 | -<br>- | -<br>- | V | | | $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature<br>Coefficient | $I_D$ = 250 μA, referenced to 25°C $I_D$ = -250 μA, referenced to 25°C | Q1<br>Q2 | -<br>- | 15<br>-12 | -<br>- | mV/°C | | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = 16 V, V <sub>GS</sub> = 0 V<br>V <sub>DS</sub> = -16 V, V <sub>GS</sub> = 0 V | Q1<br>Q2 | - | -<br>- | 1<br>-1 | μΑ | | | I <sub>GSS</sub> | Gate-Body Leakage | $V_{GS} = \pm 12 \text{ V}, V_{DS} = 0 \text{ V}$ | All | - | _ | ±10 | μΑ | | | ON CHARA | CTERISTICS (Note 2) | | | | | | | | | V <sub>GS(th)</sub> | Gate Threshold Voltage | $\begin{split} I_D &= 250 \; \mu A, V_{DS} = V_{GS} \\ I_D &= -250 \; \mu A, V_{DS} = V_{GS} \end{split}$ | Q1<br>Q2 | 0.6<br>-0.6 | 1.0<br>-1.0 | 1.5<br>–1.5 | V | | | $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 μA, referenced to 25°C $I_D$ = -250 μA, referenced to 25°C | Q1<br>Q2 | -<br>- | -4<br>4 | -<br>- | mV/°C | | | R <sub>DS(on)</sub> | Static Drain–Source<br>On–Resistance | $V_{GS} = 4.5 \text{ V}, I_D = 3.7 \text{ A}$<br>$V_{GS} = 2.5 \text{ V}, I_D = 3.3 \text{ A}$<br>$V_{GS} = 4.5 \text{ V}, I_D = 3.7 \text{ A}, T_J = 125^{\circ}\text{C}$ | Q1 | | 37<br>50<br>53 | 68<br>86<br>90 | mΩ | | | | | $\begin{aligned} &V_{GS} = -4.5 \text{ V, } I_D = -3.1 \text{ A} \\ &V_{GS} = -2.5 \text{ V, } I_D = -2.5 \text{ A} \\ &V_{GS} = -4.5 \text{ V, } I_D = -3.1 \text{ A, } T_J = 125^{\circ}\text{C} \end{aligned}$ | Q2 | -<br>-<br>- | 60<br>88<br>87 | 95<br>141<br>140 | | | | 9 <sub>FS</sub> | Forward Transconductance | $V_{DS} = 10 \text{ V, } I_D = 3.7 \text{ A}$<br>$V_{DS} = -10 \text{ V, } I_D = -3.1 \text{ A}$ | Q1<br>Q2 | - | 16<br>–11 | -<br>- | S | | | DYNAMIC CHARACTERISTICS | | | | | | | | | | C <sub>iss</sub> | Input Capacitance | Q1<br>V <sub>DS</sub> = 10 V, V <sub>GS</sub> = 0 V, f = 1.0 MHz | Q1<br>Q2 | -<br>- | 340<br>540 | -<br>- | pF | | | C <sub>oss</sub> | Output Capacitance | Q2<br>V <sub>DS</sub> = -10 V, V <sub>GS</sub> = 0 V, f = 1.0 MHz | Q1<br>Q2 | - | 80<br>120 | -<br>- | pF | | | C <sub>rss</sub> | Reverse Transfer Capacitance | | Q1<br>Q2 | -<br>- | 60<br>100 | -<br>- | pF | | #### ELECTRICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise noted) (continued) | Symbol | Parameter | Test Conditions | Type | Min | Тур | Max | Unit | |---------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------|--------|-------------|-------------|------| | SWITCHIN | G CHARACTERISTICS (Note 2) | | | | | | | | t <sub>d(on)</sub> | Turn-On Delay Time | Q1<br>V <sub>DD</sub> = 10 V, I <sub>D</sub> = 1 A | Q1<br>Q2 | - | 8<br>13 | 16<br>24 | ns | | t <sub>r</sub> | Turn-On Rise Time | $V_{GS} = 4.5 \text{ V}, R_{GEN} = 6 \Omega$ Q2 | Q1<br>Q2 | -<br>- | 8<br>11 | 16<br>20 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | $V_{DD} = -10 \text{ V}, I_{D} = -1 \text{ A}$<br>$V_{GS} = -4.5 \text{ V}, R_{GEN} = 6 \Omega$ | Q1<br>Q2 | - | 14<br>37 | 26<br>59 | ns | | t <sub>f</sub> | Turn-Off Fall Time | | Q1<br>Q2 | - | 3<br>36 | 6<br>58 | ns | | $Q_g$ | Total Gate Charge | Q1<br>V <sub>DS</sub> = 10 V, I <sub>D</sub> = 3.7 A, V <sub>GS</sub> = 4.5 V | Q1<br>Q2 | -<br>- | 4<br>7 | 6<br>10 | nC | | $Q_{gs}$ | Gate-Source Charge | Q2 $V_{DS} = -10 \text{ V}, I_D = -3.1 \text{ A}, V_{GS} = -4.5 \text{ V}$ | Q1<br>Q2 | - | 0.7<br>1.1 | -<br>- | nC | | $Q_{gd}$ | Gate-Drain Charge | | Q1<br>Q2 | - | 1.1<br>2.4 | -<br>- | nC | | DRAIN-SO | URCE DIODE CHARACTERISTICS | AND MAXIMUM RATINGS | | | | | | | I <sub>S</sub> | Maximum Continuous Source-Drain Diode Forward Current | | Q1<br>Q2 | -<br>- | -<br>- | 1.1<br>–1.1 | Α | | $V_{SD}$ | Source-Drain Diode Forward<br>Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 1.1 A (Note 2)<br>V <sub>GS</sub> = 0 V, I <sub>S</sub> = -1.1 A (Note 2) | Q1<br>Q2 | - | 0.7<br>-0.8 | 1.2<br>–1.2 | V | | t <sub>rr</sub> | Diode Reverse Recovery Time | Q1 $I_F = 3.7 \text{ A}, dI_F/dt = 100 \text{ A/}\mu\text{s}$ | Q1<br>Q2 | -<br>- | 11<br>25 | _<br>_ | ns | | Qrr | Diode Reverse Recovery Charge | 02 | Q1 | _ | 2 | _ | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. $I_F = -3.1 \text{ A}, dI_F/dt = 100 \text{ A}/\mu\text{s}$ - R<sub>θJA</sub> is determined with the device mounted on a 1 in<sup>2</sup> oz. copper pad on a 1.5 x 1.5 in. board of FR-4 material. R<sub>θJC</sub> is guaranteed by design while R<sub>θJA</sub> is determined by the user's board design. - a. $R_{\theta JA} = 86^{\circ}$ C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper, 1.5" x 1.5" x 0.062" thick PCB. For single operation. - b. $R_{\theta JA} = 173^{\circ}$ C/W when mounted on a minimum pad of 2 oz copper. For single operation. - c. $R_{0,A} = 69^{\circ}$ C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper, 1.5" x 1.5" x 0.062" thick PCB. For dual operation. - d. $R_{\theta,JA} = 151^{\circ}C/W$ when mounted on a minimum pad of 2 oz copper. For dual operation. a. 86°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper. b. 173°C/W when mounted on a minimum pad of 2 oz copper. c. 69°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper. Q2 9 d. 151°C/W when mounted on a minimum pad of 2 oz copper. - 2. Pulse Test: Pulse Width < 300 $\mu$ s, Duty Cycle < 2.0% - 3. The diode connected between the gate and source serves only as protection against ESD. No gate overvoltage rating is implied. #### TYPICAL CHARACTERISTICS Q1 (N-Channel) V<sub>GS</sub> = 2.0 V R<sub>DS(on)</sub>, Normalized Drain-Source On-Resistance 1.8 1.6 2.5 V 1.4 3.0 V 1.2 3.5 V 4.5 V 4.0 V 8.0 2 3 5 6 ID, Drain Current (A) Figure 1. On-Region Characteristics Figure 2. On–Resistance Variation with Drain Current and Gate Voltage Figure 3. On–Resistance Variation with Temperature Figure 4. On-Resistance Variation with Gate-to-Source Voltage Figure 5. Transfer Characteristics Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature #### TYPICAL CHARACTERISTICS Q1 (N-Channel) (continued) Figure 11. Transient Thermal Response Curve t, Time (s) Thermal characterization performed using the conditions described in Note 1b. Transient thermal response will change depending on the circuit board design. #### TYPICAL CHARACTERISTICS Q2 (P-Channel) Figure 12. On-Region Characteristics Figure 13. On-Resistance Variation with Drain Current and Gate Voltage Figure 14. On-Resistance Variation with Temperature Figure 15. On-Resistance Variation with Gate-to-Source Voltage Figure 16. Transfer Characteristics Figure 17. Body Diode Forward Voltage Variation with Source Current and Temperature #### TYPICAL CHARACTERISTICS Q2 (P-Channel) (continued) Figure 22. Transient Thermal Response Curve Thermal characterization performed using the conditions described in Note 1c. Transient thermal response will change depending on the circuit board design. POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. MicroFET is trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. #### WDFN6 2x2, 0.65P CASE 511DA ISSUE O **DATE 31 JUL 2016** #### NOTES: - A. CONFORM TO JADEC REGISTRATIONS MO-229, VARIATION VCCC, EXCEPT WHERE NOTED. - B. DIMENSIONS ARE IN MILLIMETERS. - C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 2009. - D. LAND PATTERN RECOMMENDATION IS EXISTING INDUSTRY LAND PATTERN. F. NON-JEDEC DUAL DAP | DOCUMENT NUMBER: | 98AON13615G | Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | WDFN6 2X2, 0.65P | | PAGE 1 OF 1 | | | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales