NOT RECOMMENDED FOR NEW DESIGNS NO RECOMMENDED REPLACEMENT contact our Technical Support Center at 1-888-INTERSIL or www.intersil.com/tsc # DATASHEET ISL5729 Dual 10-bit, +3.3V, 130/210+MSPS, High Speed D/A Converter FN6019 Rev 1.00 February 2002 The ISL5729 is a dual 10-bit, 130/210+MSPS (Mega Samples Per Second), CMOS, high speed, low power, D/A (digital to analog) converter, designed specifically for use in high performance communication systems such as base transceiver stations utilizing 2.5G or 3G cellular protocols. This device complements the ISL5x61 and ISL5x29 families of high speed converters, which include 8-, 10-, 12-, and 14-bit devices. ## Ordering Information | PART<br>NUMBER | TEMP.<br>RANGE<br>(°C) | PACKAGE | PKG. NO. | CLOCK<br>SPEED | |----------------|------------------------|---------------------|----------|----------------| | ISL5729IN | -40 to 85 | 48 Ld LQFP | Q48.7x7A | 130MHz | | ISL5729/2IN | -40 to 85 | 48 Ld LQFP | Q48.7x7A | 210MHz | | ISL5729EVAL1 | 25 | Evaluation Platform | | 210MHz | ISL5729 ## Pinout #### Features - Speed Grades . . . . . . . . . . . . . . . . 130M and 210+MSPS - Low Power . . . . 233mW with 20mA Output at 130MSPS - Adjustable Full Scale Output Current..... 2mA to 20mA - · Guaranteed Gain Matching < 0.14dB - · +3.3V Power Supply - · 3V LVCMOS Compatible Inputs - Excellent Spurious Free Dynamic Range (70dBc to Nyquist, f<sub>S</sub> = 130MSPS, f<sub>OUT</sub> = 10MHz) - UMTS Adjacent Channel Power = 65dB at 19.2MHz - EDGE/GSM SFDR = 83dBc at 11MHz in 20MHz Window - · Dual, 3.3V, Lower Power Replacement for AD9763 ## **Applications** - Cellular Infrastructure Single or Multi-Carrier: IS-136, IS-95, GSM, EDGE, CDMA2000, WCDMA, TDS-CDMA - BWA Infrastructure - · Quadrature Transmit with IF Range 0-80MHz - · Medical/Test Instrumentation and Equipment - · Wireless Communication Systems ## **Typical Applications Circuit** ## Functional Block Diagram Page 3 of 13 # Pin Descriptions | PIN NO. | PIN NAME | PIN DESCRIPTION | |----------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11, 19, 26 | AGND | Analog ground. | | 13, 24 | A <sub>VDD</sub> | Analog supply (+2.7V to +3.6V). | | 28 | CLK | Clock input. | | 27 | DGND | Connect to digital ground. | | 10 | D <sub>VDD</sub> | Digital supply (+2.7V to +3.6V). | | 20 | FSADJ | Full scale current adjust. Use a resistor to ground to adjust full scale output current. Full scale output current = 32 x V <sub>FSADJ</sub> /R <sub>SET</sub> . | | 14, 23 | NC | Not internally connected. Recommend no connect. | | 12, 25 | ICOMP, QCOMP | Compensation pin for internal bias generation. Each pin should be individually decoupled to AGND with a $0.1 \mu F$ capacitor. | | 1-4, 29-38,<br>43-48 | ID9-ID0, QD9-QD0 | Digital data input ports. Bit 9 is most significant bit (MSB) and bit 0 is the least significant bit (LSB). | | 15, 22 | IOUTA, QOUTA | Current outputs of the device. Full scale output current is achieved when all input bits are set to binary 1. | | 16, 21 | IOUTB, QOUTB | Complementary current outputs of the device. Full scale output current is achieved on the complementary outputs when all input bits are set to binary 0. | | 17 | REFIO | Reference voltage input if Internal reference is disabled. The internal reference is not intended to drive an external load. Use $0.1\mu F$ cap to ground when internal reference is enabled. | | 18 | REFLO | Connect to analog ground to enable internal 1.2V reference or connect to AV <sub>DD</sub> to disable internal reference. | | 5-8, 39-42 | NC | No connect (NC). Not internally connected. No termination required, may be used for device migration to higher resolution DACs. | | 9 | SLEEP | Connect to digital ground or leave floating for normal operation. Connect to DV <sub>DD</sub> for sleep mode. | ## **Absolute Maximum Ratings** | Digital Supply Voltage DV <sub>DD</sub> to DGND | +3.6V | |--------------------------------------------------------------|--------| | Analog Supply Voltage AVDD to AGND | +3.6V | | Grounds, AGND TO DGND0.3V to | +0.3V | | Digital Input Voltages (DATA, CLK, SLEEP) DV <sub>DD</sub> + | + 0.3V | | Reference Input Voltage Range AVDD | + 0.3V | | Analog Output Current (IOUT) | 24mA | ### **Thermal Information** | Thermal Resistance (Typical, Note 1) | $\theta_{JA}(^{\circ}C/W)$ | |------------------------------------------|----------------------------| | LQFP Package | 70 | | Maximum Junction Temperature | | | Maximum Storage Temperature Range | 65°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | 300°C | ## **Operating Conditions** CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. | Electrical Specifications AV | $V_{DD}$ = DV <sub>DD</sub> = +3.3V, V <sub>REF</sub> = Internal 1.2V, IOUTFS = 20r | | | | | |--------------------------------------|-------------------------------------------------------------------------------------|--------|----------|--------|---------------| | DADAMETED | TEST CONDITIONS | | -40°C TO | | LINUTO | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | | SYSTEM PERFORMANCE | | | | | T. | | Resolution | | 10 | - | - | Bits | | Integral Linearity Error, INL | "Best Fit" Straight Line (Note 7) | -0.5 | ±0.1 | +0.5 | LSB | | Differential Linearity Error, DNL | (Note 7) | -0.5 | ±0.1 | +0.5 | LSB | | Offset Error, I <sub>OS</sub> | IOUTA (Note 7) | -0.006 | | +0.006 | % FSR | | Offset Drift Coefficient | (Note 7) | - | 0.1 | - | ppm<br>FSR/°C | | Full Scale Gain Error, FSE | With External Reference (Notes 2, 7) | -3 | ±0.5 | +3 | % FSR | | | With Internal Reference (Notes 2, 7) | -3 | ±0.5 | +3 | % FSR | | Full Scale Gain Drift | With External Reference (Note 7) | - | ±50 | - | ppm<br>FSR/°C | | | With Internal Reference (Note 7) | - | ±100 | - | ppm<br>FSR/°C | | Crosstalk | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 10MHz | - | 83 | - | dB | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 40MHz | - | 74 | - | dB | | Gain Matching Between Channels | As a percentage of Full Scale Range | -1.6 | 0.6 | +1.6 | % FSR | | (DC Measurement) | In dB Full Scale Range | -0.14 | 0.05 | +0.14 | dB FSR | | Full Scale Output Current, IFS | | 2 | 20 | 22 | mA | | Output Voltage Compliance Range | (Note 3) | -1.0 | - | 1.25 | V | | DYNAMIC CHARACTERISTICS | | 1 | | | | | Maximum Clock Rate, f <sub>CLK</sub> | ISL5729/2IN | 210 | 250 | - | MHz | | Maximum Clock Rate, f <sub>CLK</sub> | ISL5729IN | 130 | 150 | - | MHz | | Output Rise Time | Full Scale Step | - | 1 | - | ns | | Output Fall Time | Full Scale Step | - | 1 | - | ns | | Output Capacitance | | - | 5 | - | pF | | Output Noise | IOUTFS = 20mA | - | 50 | - | pA/√Hz | | | IOUTFS = 2mA | _ | 30 | _ | pA/√Hz | **Electrical Specifications** $AV_{DD} = DV_{DD} = +3.3V$ , $V_{REF} = Internal 1.2V$ , IOUTFS = 20mA, $T_A = 25$ °C for All Typical Values (Continued) | | | | T <sub>A</sub> = -40°C TO 85°C | | | |-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|--------------------------------|-----|--------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | | AC CHARACTERISTICS (Using Figure | e 13 with R <sub>DIFF</sub> = $50\Omega$ and R <sub>LOAD</sub> = $50\Omega$ , Full Scale Output = -2.5d | Bm) | | l | " | | Spurious Free Dynamic Range, | f <sub>CLK</sub> = 210MSPS, f <sub>OUT</sub> = 80.8MHz, 30MHz Span (Notes 4, 7) | - | 71 | - | dBc | | SFDR Within a Window | f <sub>CLK</sub> = 210MSPS, f <sub>OUT</sub> = 40.4MHz, 30MHz Span (Notes 4, 7) | - | 75 | - | dBc | | | f <sub>CLK</sub> = 130MSPS, f <sub>OUT</sub> = 20.2MHz, 20MHz Span (Notes 4, 7) | - | 77 | - | dBc | | Spurious Free Dynamic Range, | f <sub>CLK</sub> = 210MSPS, f <sub>OUT</sub> = 80.8MHz (Notes 4, 7) | | 52 | - | dBc | | SFDR to Nyquist (f <sub>CLK</sub> /2) | f <sub>CLK</sub> = 210MSPS, f <sub>OUT</sub> = 40.4MHz (Notes 4, 7, 9) | - | 62 | - | dBc | | | f <sub>CLK</sub> = 200MSPS, f <sub>OUT</sub> = 20.2MHz, T = 25°C (Notes 4, 7) | 58 | 64 | - | dBc | | | f <sub>CLK</sub> = 200MSPS, f <sub>OUT</sub> = 20.2MHz, T = -40°C to 85°C (Notes 4, 7) | 56 | - | - | dBc | | | f <sub>CLK</sub> = 130MSPS, f <sub>OUT</sub> = 50.5MHz (Notes 4, 7) | - | 55 | - | dBc | | | f <sub>CLK</sub> = 130MSPS, f <sub>OUT</sub> = 40.4MHz (Notes 4, 7) | - | 60 | - | dBc | | | f <sub>CLK</sub> = 130MSPS, f <sub>OUT</sub> = 20.2MHz (Notes 4, 7) | - | 68 | - | dBc | | | f <sub>CLK</sub> = 130MSPS, f <sub>OUT</sub> = 10.1MHz, T = -40°C to 85°C (Notes 4, 7) | 65 | 70 | - | dBc | | | f <sub>CLK</sub> = 130MSPS, f <sub>OUT</sub> = 5.05MHz, (Notes 4, 7) | - | 75 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 40.4MHz (Notes 4, 7) | - | 58 | - | dBc | | | f <sub>CLK</sub> = 80MSPS, f <sub>OUT</sub> = 30.3MHz (Notes 4, 7) | - | 61 | - | dBc | | | f <sub>CLK</sub> = 80MSPS, f <sub>OLIT</sub> = 20.2MHz (Notes 4, 7) | - | 68 | - | dBc | | | f <sub>CLK</sub> = 80MSPS, f <sub>OUT</sub> = 10.1MHz (Notes 4, 7, 9) | - | 70 | - | dBc | | | f <sub>CLK</sub> = 80MSPS, f <sub>OUT</sub> = 5.05MHz (Notes 4, 7) | - | 74 | _ | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 20.2MHz (Notes 4, 7) | - | 64 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 10.1MHz (Notes 4, 7) | - | 72 | _ | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 5.05MHz (Notes 4, 7) | - | 75 | - | dBc | | Spurious Free Dynamic Range,<br>SFDR in a Window with Eight Tones | f <sub>CLK</sub> = 210MSPS, f <sub>OUT</sub> = 28.3MHz to 45.2MHz, 2.1MHz Spacing, 50MHz Span (Notes 4, 7, 9) | - | 63 | - | dBc | | | f <sub>CLK</sub> = 130MSPS, f <sub>OUT</sub> = 17.5MHz to 27.9MHz, 1.3MHz Spacing, 35MHz Span (Notes 4, 7) | - | 64 | - | dBc | | | f <sub>CLK</sub> = 80MSPS, f <sub>OUT</sub> = 10.8MHz to 17.2MHz, 811kHz Spacing, 15MHz Span (Notes 4, 7) | - | 70 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 6.7MHz to 10.8MHz, 490kHz Spacing, 10MHz Span (Notes 4, 7) | - | 71 | - | dBc | | Spurious Free Dynamic Range,<br>SFDR in a Window with EDGE or GSM | f <sub>CLK</sub> = 78MSPS, f <sub>OUT</sub> = 11MHz, in a 20MHz Window, RBW = 30kHz (Notes 4, 7, 9) | - | 83 | - | dBc | | Adjacent Channel Power Ratio,<br>ACPR with UMTS | f <sub>CLK</sub> = 76.8MSPS, f <sub>OUT</sub> = 19.2MHz, RBW = 30kHz (Notes 4, 7, 9) | - | 65 | - | dB | | VOLTAGE REFERENCE | | | | | | | Internal Reference Voltage, V <sub>FSADJ</sub> | Pin 20 Voltage with Internal Reference | 1.2 | 1.23 | 1.3 | V | | Internal Reference Voltage Drift | | - | ±40 | - | ppm/°C | | Internal Reference Output Current<br>Sink/Source Capability | Reference is not intended to drive an external load | - | 0 | - | μА | | Reference Input Impedance | | - | 1 | - | MΩ | | Reference Input Multiplying Bandwidth | (Note 7) | - | 1.0 | - | MHz | | DIGITAL INPUTS D9-D0, CLK | | | | 1 | 1 | | Input Logic High Voltage with 3.3V Supply, V <sub>IH</sub> | (Note 3) | 2.3 | 3.3 | - | V | ## **Electrical Specifications** $AV_{DD} = DV_{DD} = +3.3V$ , $V_{REF} = Internal 1.2V$ , IOUTFS = 20mA, $T_A = 25$ °C for All Typical Values (Continued) | | | | T <sub>A</sub> = -40°C TO 85°C | | | |-----------------------------------------------------------|------------------------------|--------|--------------------------------|--------|-----------------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | | Input Logic Low Voltage with 3.3V Supply, V <sub>IL</sub> | (Note 3) | - | 0 | 1.0 | V | | Sleep Input Current, I <sub>IH</sub> | | -25 | - | +25 | μА | | Input Logic Current, I <sub>IH, IL</sub> | | -20 | - | +20 | μА | | Clock Input Current, I <sub>IH, IL</sub> | | -10 | - | +10 | μА | | Digital Input Capacitance, C <sub>IN</sub> | | - | 3 | - | pF | | TIMING CHARACTERISTICS | | , | | 1 | | | Data Setup Time, t <sub>SU</sub> | See Figure 15 | - | 1.5 | - | ns | | Data Hold Time, t <sub>HLD</sub> | See Figure 15 | - | 1.5 | - | ns | | Propagation Delay Time, t <sub>PD</sub> | See Figure 15 | - | 1 | - | Clock<br>Period | | CLK Pulse Width, t <sub>PW1</sub> , t <sub>PW2</sub> | See Figure 15 (Note 3) | 2 | - | - | ns | | POWER SUPPLY CHARACTERISTIC | cs | , | | | | | AV <sub>DD</sub> Power Supply | (Note 8) | 2.7 | 3.3 | 3.6 | V | | DV <sub>DD</sub> Power Supply | (Note 8) | 2.7 | 3.3 | 3.6 | V | | Analog Supply Current (I <sub>AVDD</sub> ) | 3.3V, IOUTFS = 20mA | - | 60 | 62 | mA | | | 3.3V, IOUTFS = 2mA | - | 24 | - | mA | | Digital Supply Current (I <sub>DVDD</sub> ) | 3.3V (Note 5) | - | 11 | 15 | mA | | | 3.3V (Note 6) | - | 17 | 21 | mA | | Supply Current (I <sub>AVDD</sub> ) Sleep Mode | 3.3V, IOUTFS = Don't Care | - | 5 | - | mA | | Power Dissipation | 3.3V, IOUTFS = 20mA (Note 5) | - | 233 | 255 | mW | | | 3.3V, IOUTFS = 20mA (Note 6) | - | 253 | 274 | mW | | | 3.3V, IOUTFS = 2mA (Note 5) | - | 115 | - | mW | | Power Supply Rejection | Single Supply (Note 7) | -0.125 | - | +0.125 | %FSR/V | #### NOTES: - Gain Error measured as the error in the ratio between the full scale output current and the current through R<sub>SET</sub> (typically 625μA). Ideally the ratio should be 32. - 3. Parameter guaranteed by design or characterization and not production tested. - 4. Spectral measurements made with differential transformer coupled output and no external filtering. For multitone testing, the same pattern was used at different clock rates, producing different output frequencies but at the same ratio to the clock rate. - 5. Measured with the clock at 130MSPS and the output frequency at 10MHz. - 6. Measured with the clock at 200MSPS and the output frequency at 20MHz. - 7. See Definition of Specifications. - 8. Recommended operation is from 3.0V to 3.6V. Operation below 3.0V is possible with some degradation in spectral performance. Reduction in analog output current may be necessary to maintain spectral performance. - 9. See Typical Performance plots. ## **Typical Performance** (+3.3V Supply, Using Figure 13 with $R_{DIFF}$ = $100\Omega$ and $R_{LOAD}$ = $50\Omega$ ) FIGURE 1. EDGE AT 11MHz, 78MSPS CLOCK (83+dBc @ $\Delta f$ = +6MHz) FIGURE 3. GSM AT 11MHz, 78MSPS CLOCK (86+dBc @ $\Delta$ f = +6MHz, 3dB PAD) FIGURE 5. FOUR EDGE CARRIERS AT 12.4-15.6MHz, 800kHz SPACING, 78MSPS (67dBc - 20MHz WINDOW) FIGURE 2. EDGE AT 11MHz, 78MSPS CLOCK (75dBc -NYQUIST, 6dB PAD) FIGURE 4. GSM AT 11MHz, 78MSPS CLOCK (78dBc - NYQUIST, 9dB PAD) FIGURE 6. FOUR GSM CARRIERS AT 12.4–15.6MHz, 78MSPS (71dBc - 20MHz WINDOW, 6dB PAD) ## **Typical Performance** (+3.3V Supply, Using Figure 13 with $R_{DIFF}$ = $100\Omega$ and $R_{LOAD}$ = $50\Omega$ ) (Continued) FIGURE 7. UMTS AT 19.2MHz, 76.8MSPS (65dB 1stACPR, 64dB 2ndACPR) FIGURE 9. ONE TONE AT 40.4MHz, 210MSPS CLOCK (61dBc - NYQUIST, 6dB PAD) FIGURE 11. TWO TONES (CF=6) AT 8.5MHz, 50MSPS CLOCK, 500kHz SPACING (80dBc - 10MHz WINDOW, 6dB PAD) FIGURE 8. ONE TONE AT 10.1MHz, 80MSPS CLOCK (71dBc - NYQUIST, 6dB PAD) FIGURE 10. EIGHT TONES (CREST FACTOR=8.9) AT 37MHz, 210MSPS CLOCK, 2.1MHz SPACING (64dBc - NYQUIST) FIGURE 12. FOUR TONES (CF=8.1) AT 14MHz, 80MSPS CLOCK, 800kHz SPACING (70dBc - NYQUIST, 6dB PAD) ## **Definition of Specifications** Adjacent Channel Power Ratio, ACPR, is the ratio of the average power in the adjacent frequency channel (or offset) to the average power in the transmitted frequency channel. **Crosstalk**, is the measure of the channel isolation from one DAC to the other. It is measured by generating a sinewave in one DAC while the other DAC is clocked with a static input, and comparing the output power of each DAC at the frequency generated. **Differential Linearity Error, DNL**, is the measure of the step size output deviation from code to code. Ideally the step size should be one LSB. A DNL specification of one LSB or less guarantees monotonicity. **EDGE**, Enhanced Data for Global Evolution, a TDMA standard for cellular applications which uses 200kHz BW, 8-PSK modulated carriers. **Full Scale Gain Drift,** is measured by setting the data inputs to be all logic high (all 1s) and measuring the output voltage through a known resistance as the temperature is varied from $T_{MIN}$ to $T_{MAX}$ . It is defined as the maximum *deviation* from the *value* measured at room temperature to the *value* measured at either $T_{MIN}$ or $T_{MAX}$ . The units are ppm of FSR (full scale range) per °C. **Full Scale Gain Error,** is the error from an ideal ratio of 32 between the output current and the full scale adjust current (through R<sub>SET</sub>). **Gain Matching,** is a measure of the full scale amplitude match between the I and Q channels given the same input pattern. It is typically measured with all 1s at the input to both channels, and the full scale output voltage developed into matching loads is compared for the I and Q outputs. **GSM, Global System for Mobile Communication,** a TDMA standard for cellular applications which uses 200kHz BW, GMSK modulated carriers. **Integral Linearity Error, INL,** is the measure of the worst case point that deviates from a best fit straight line of data values along the transfer curve. **Internal Reference Voltage Drift,** is defined as the maximum *deviation* from the *value* measured at room temperature to the *value* measured at either $T_{MIN}$ or $T_{MAX}$ . The units are ppm per $^{\circ}C$ **Offset Drift,** is measured by setting the data inputs to all logic low (all 0s) and measuring the output voltage at IOUTA through a known resistance as the temperature is varied from $T_{MIN}$ to $T_{MAX}$ . It is defined as the maximum *deviation* from the *value* measured at room temperature to the *value* measured at either $T_{MIN}$ or $T_{MAX}$ . The units are ppm of FSR (full scale range) per degree °C. **Offset Error,** is measured by setting the data inputs to all logic low (all 0s) and measuring the output voltage of IOUTA through a known resistance. Offset error is defined as the maximum *deviation* of the IOUTA output current from a value of 0mA. **Output Voltage Compliance Range,** is the voltage limit imposed on the output. The output impedance should be chosen such that the voltage developed does not violate the compliance range. **Power Supply Rejection,** is measured using a single power supply. The nominal supply voltage is varied $\pm 10\%$ and the change in the DAC full scale output is noted. Reference Input Multiplying Bandwidth, is defined as the 3dB bandwidth of the voltage reference input. It is measured by using a sinusoidal waveform as the external reference with the digital inputs set to all 1s. The frequency is increased until the amplitude of the output waveform is 0.707 (-3dB) of its original value. **Spurious Free Dynamic Range, SFDR**, is the amplitude difference from the fundamental signal to the largest harmonically or non-harmonically related spur within the specified frequency window. **Total Harmonic Distortion, THD,** is the ratio of the RMS value of the fundamental output signal to the RMS sum of the first five harmonic components. **UMTS, Universal Mobile Telecommunications System,** a W-CDMA standard for cellular applications which uses 3.84MHz modulated carriers. ### **Detailed Description** The ISL5729 is a dual 10-bit, current out, CMOS, digital to analog converter. The core of each DAC is based on the ISL5761. The maximum update rate is at least 210+MSPS and can be powered by a single power supply in the recommended range of +3.0V to +3.6V. Operation with clock rates higher than 210MSPS is possible; please contact the factory for more information. It consumes less than 125mW of power per channel when using a +3.3V supply, the maximum 20mA of output current, and the data switching at 210MSPS. The architecture is based on a segmented current source arrangement that reduces glitch by reducing the amount of current switching at any one time. In previous architectures that contained all binary weighted current sources or a binary weighted resistor ladder, the converter might have a substantially larger amount of current turning on and off at certain, worst-case transition points such as midscale and quarter scale transitions. By greatly reducing the amount of current switching at these major transitions, the overall glitch of the converter is dramatically reduced, improving settling time, transient problems, and accuracy. ## Digital Inputs and Termination The ISL5729 digital inputs are formatted as offset binary and guaranteed to 3V LVCMOS levels. The internal register is updated on the rising edge of the clock. To minimize reflections, proper termination should be implemented. If the lines driving the clock and the digital inputs are long $50\Omega$ lines, then $50\Omega$ termination resistors should be placed as close to the converter inputs as possible connected to the digital ground plane (if separate grounds are used). These termination resistors are not likely needed as long as the digital waveform source is within a few inches of the DAC. For pattern drivers with very high speed edge rates, it is recommended that the user consider series termination ( $50\text{-}200\Omega$ ) prior to the DAC's inputs in order to reduce the amount of noise. ## **Power Supply** Separate digital and analog power supplies are recommended. The allowable supply range is +2.7V to +3.6V. The recommended supply range is +3.0 to 3.6V (nominally +3.3V) to maintain optimum SFDR. However, operation down to +2.7V is possible with some degradation in SFDR. Reducing the analog output current can help the SFDR at +2.7V. The SFDR values stated in the table of specifications were obtained with a +3.3V supply. #### **Ground Planes** Separate digital and analog ground planes should be used. All of the digital functions of the device and their corresponding components should be located over the digital ground plane and terminated to the digital ground plane. The same is true for the analog components and the analog ground plane. #### Noise Reduction To minimize power supply noise, $0.1\mu F$ capacitors should be placed as close as possible to the converter's power supply pins, $AV_{DD}$ and $DV_{DD}$ . Also, the layout should be designed using separate digital and analog ground planes and these capacitors should be terminated to the digital ground for $DV_{DD}$ and to the analog ground for $AV_{DD}$ . Additional filtering of the power supplies on the board is recommended. ### Voltage Reference The internal voltage reference of the device has a nominal value of +1.23V with a $\pm 40 ppm/^{\circ}C$ drift coefficient over the full temperature range of the converter. It is recommended that a 0.1 $\mu F$ capacitor be placed as close as possible to the REFIO pin, connected to the analog ground. The REFLO pin selects the reference. The internal reference can be selected if REFLO is tied low (ground). If an external reference is desired, then REFLO should be tied high (the analog supply voltage) and the external reference driven into REFIO. The full scale output current of the converter is a function of the voltage reference used and the value of $R_{SET}$ . $I_{OUT}$ should be within the 2mA to 22mA range, though operation below 2mA is possible, with performance degradation. If the internal reference is used, $V_{FSADJ}$ will equal approximately 1.2V. If an external reference is used, $V_{FSADJ}$ will equal the external reference. The calculation for $I_{OUT}$ (Full Scale) is: $I_{OUT}(Full Scale) = (V_{FSADJ}/R_{SET}) X 32.$ If the full scale output current is set to 20mA by using the internal voltage reference (1.23V) and a 1.91k $\Omega$ R<sub>SET</sub> resistor, then the input coding to output current will resemble the following: TABLE 1. INPUT CODING vs OUTPUT CURRENT WITH INTERNAL REFERENCE (1.23V TYP) AND RSET= $1.91 \mathrm{k}\Omega$ | INPUT CODE (D9-D0) | IOUTA (mA) | IOUTB (mA) | |--------------------|------------|------------| | 11 1111 1111 | 20.6 | 0 | | 10 0000 0000 | 10.3 | 10.3 | | 00 0000 0000 | 0 | 20.6 | #### Analog Output IOUTA and IOUTB are complementary current outputs. The sum of the two currents is always equal to the full scale output current minus one LSB. If single ended use is desired, a load resistor can be used to convert the output current to a voltage. It is recommended that the unused output be either grounded or equally terminated. The voltage developed at the output must not violate the output voltage compliance range of -1.0V to 1.25V. R<sub>OUT</sub> (the impedance loading each current output) should be chosen so that the desired output voltage is produced in conjunction with the output full scale current. If a known line impedance is to be driven, then the output load resistor should be chosen to match this impedance. The output voltage equation is: $V_{OUT} = I_{OUT} X R_{OUT}$ The most effective method for reducing the power consumption is to reduce the analog output current, which dominates the supply current. The maximum recommended output current is 20mA. #### Differential Output IOUTA and IOUTB can be used in a differential-to-single-ended arrangement to achieve better harmonic rejection. With $R_{DIFF}$ = $50\Omega$ and $R_{LOAD}$ = $50\Omega$ , the circuit in Figure 13 will provide a 500mV (-2.5dBm) signal at the output of the transformer if the full scale output current of the DAC is set to 20mA (used for the electrical specifications table). Values of $R_{DIFF}$ = $100\Omega$ and $R_{LOAD}$ = $50\Omega$ were used for the typical performance curves to increase the output power and the dynamic range. The center tap in Figure 13 must be grounded. In the circuit in Figure 14, the user is left with the option to ground or float the center tap. The DC voltage that will exist at either IOUTA or IOUTB if the center tap is floating is IOUT $_{DC}$ x ( $R_A//R_B$ ) V because $R_{DIFF}$ is DC shorted by the transformer. If the center tap is grounded, the DC voltage is 0V. Recommended values for the circuit in Figure 14 are $R_A=R_B=50\Omega$ , $R_{DIFF}=100\Omega$ , assuming $R_{LOAD}=50\Omega$ . The performance of Figure 13 and Figure 14 is basically the same, however leaving the center tap of Figure 14 floating allows the circuit to find a more balanced virtual ground, theoretically improving the even order harmonic rejection, but likely reducing the signal swing available due to the output voltage compliance range limitations. FIGURE 13. OUTPUT LOADING FOR DATASHEET MEASUREMENTS FIGURE 14. ALTERNATIVE OUTPUT LOADING ### **Propagation Delay** The converter requires two clock rising edges for data to be represented at the output. Each rising edge of the clock captures the present data word and outputs the previous data. The propagation delay is therefore 1/CLK, plus <2ns of processing. See Figure 15. #### **Test Service** Intersil offers customer-specific testing of converters with a service called Testdrive. To submit a request, fill out the Testdrive form at www.intersil.com/testdrive. Or, send a request to the technical support center. ## Timing Diagram FIGURE 15. PROPAGATION DELAY, SETUP TIME, HOLD TIME AND MINIMUM PULSE WIDTH DIAGRAM ## Thin Plastic Quad Flatpack Packages (LQFP) Q48.7x7A (JEDEC MS-026BBC ISSUE B) 48 LEAD THIN PLASTIC QUAD FLATPACK PACKAGE | | INCHES | | MILLIMETERS | | | |--------|--------|-------|-------------|------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.062 | - | 1.60 | - | | A1 | 0.002 | 0.005 | 0.05 | 0.15 | - | | A2 | 0.054 | 0.057 | 1.35 | 1.45 | - | | b | 0.007 | 0.010 | 0.17 | 0.27 | 6 | | b1 | 0.007 | 0.009 | 0.17 | 0.23 | - | | D | 0.350 | 0.358 | 8.90 | 9.10 | 3 | | D1 | 0.272 | 0.280 | 6.90 | 7.10 | 4, 5 | | Е | 0.350 | 0.358 | 8.90 | 9.10 | 3 | | E1 | 0.272 | 0.280 | 6.90 | 7.10 | 4, 5 | | L | 0.018 | 0.029 | 0.45 | 0.75 | - | | N | 4 | 8 | 4 | 18 | 7 | | е | 0.020 | BSC | 0.50 | BSC | - | Rev. 2 1/99 #### NOTES: - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. - 2. All dimensions and tolerances per ANSI Y14.5M-1982. - 3. Dimensions D and E to be determined at seating plane -C- - 4. Dimensions D1 and E1 to be determined at datum plane -H-. - Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25mm (0.010 inch) per side. - Dimension b does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum b dimension by more than 0.08mm (0.003 inch) - 7. "N" is the number of terminal positions. © Copyright Intersil Americas LLC 2002. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see <a href="www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>