# **Voltage Regulator -**

# **Adjustable Output, Positive** 100 mA

# LM317L, NCV317L

The LM317L is an adjustable 3-terminal positive voltage regulator capable of supplying in excess of 100 mA over an output voltage range of 1.2 V to 37 V. This voltage regulator is exceptionally easy to use and requires only two external resistors to set the output voltage. Further, it employs internal current limiting, thermal shutdown and safe area compensation, making them essentially blow-out proof.

The LM317L serves a wide variety of applications including local, on card regulation. This device can also be used to make a programmable output regulator, or by connecting a fixed resistor between the adjustment and output, the LM317L can be used as a precision current regulator.

### **Features**

- Output Current in Excess of 100 mA
- Output Adjustable Between 1.2 V and 37 V
- Internal Thermal Overload Protection
- Internal Short Circuit Current Limiting
- Output Transistor Safe-Area Compensation
- Floating Operation for High Voltage Applications
- Standard 3-Lead Transistor Package
- Eliminates Stocking Many Fixed Voltages
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These are Pb-Free Devices

# Simplified Application



- \* C<sub>in</sub> is required if regulator is located an appreciable distance from power supply filter.
- \*\* Co is not needed for stability, however, it does improve transient response.

$$V_{out} = 1.25 \ V \left( 1 + \frac{R_2}{R_1} \right) + I_{Adj} R_2$$

Since  $I_{\mbox{\scriptsize Adj}}$  is controlled to less than 100  $\mbox{$\mu$A},$  the error associated with this term is negligible in most applications.



ON Semiconductor®

www.onsemi.com

# LOW CURRENT THREE-TERMINAL ADJUSTABLE POSITIVE **VOLTAGE REGULATOR**



**D SUFFIX CASE 751**  1. V<sub>in</sub>

2. V<sub>out</sub>

V<sub>out</sub>
 Adjust

5. N.C. 6. V<sub>out</sub>

7. V<sub>out</sub> 8. N.C.



TO-92

**Z SUFFIX** 



CASE 29-10

Pin 1. Adjust 2. V<sub>out</sub> 3. Vin

### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 9 of this data sheet.

#### **DEVICE MARKING INFORMATION**

See general marking information in the device marking section on page 9 of this data sheet.

1

#### **MAXIMUM RATINGS**

| Rating                                                                                                                               | Symbol                                                  | Value                           | Unit              |
|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------|-------------------|
| Input-Output Voltage Differential                                                                                                    | $V_I$ – $V_O$                                           | 40                              | Vdc               |
| Power Dissipation Case 29 (TO-92) T <sub>A</sub> = 25°C Thermal Resistance, Junction-to-Ambient Thermal Resistance, Junction-to-Case | P <sub>D</sub><br>R <sub>θJA</sub><br>R <sub>θ</sub> JC | Internally Limited<br>160<br>83 | W<br>°C/W<br>°C/W |
| Case 751 (SOIC-8) (Note 1) T <sub>A</sub> = 25°C Thermal Resistance, Junction-to-Ambient Thermal Resistance, Junction-to-Case        | P <sub>D</sub><br>R <sub>θJA</sub><br>R <sub>θJC</sub>  | Internally Limited<br>180<br>45 | W<br>°C/W<br>°C/W |
| Maximum Junction Temperature                                                                                                         | $T_{JMAX}$                                              | +150                            | °C                |
| Storage Temperature Range                                                                                                            | T <sub>stg</sub>                                        | -65 to +150                     | °C                |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. SOIC-8 Junction-to-Ambient Thermal Resistance is for minimum recommended pad size. Refer to Figure 24 for Thermal Resistance variation versus pad size.
- This device series contains ESD protection and exceeds the following tests: Human Body Model, 2000 V per MIL STD 883, Method 3015.
   Machine Model Method, 200 V.



Figure 1. Representative Schematic Diagram

### **ELECTRICAL CHARACTERISTICS**

 $(V_I - V_O = 5.0 \text{ V}; I_O = 40 \text{ mA}; T_J = T_{low} \text{ to } T_{high} \text{ (Note 3)}; I_{max} \text{ and } P_{max} \text{ (Note 4)}; unless otherwise noted.)}$ 

|                                                                                                                                                                                                                       |        |                     | LM317L, LB, NCV317LB |            |           |                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------|----------------------|------------|-----------|------------------------|
| Characteristics                                                                                                                                                                                                       | Figure | Symbol              | Min                  | Тур        | Max       | Unit                   |
| Line Regulation (Note 5) $T_A = 25^{\circ}C, 3.0 \text{ V} \leq V_I - V_O \leq 40 \text{ V}$                                                                                                                          | 1      | Reg <sub>line</sub> | -                    | 0.01       | 0.04      | %/V                    |
| Load Regulation (Note 5), $T_A = 25^{\circ}C$<br>10 mA $\leq I_O \leq I_{max} - LM317L$<br>$V_O \leq 5.0 \text{ V}$<br>$V_O \geq 5.0 \text{ V}$                                                                       | 2      | Reg <sub>load</sub> | -<br>-               | 5.0<br>0.1 | 25<br>0.5 | mV<br>% V <sub>O</sub> |
| Adjustment Pin Current                                                                                                                                                                                                | 3      | I <sub>Adj</sub>    | -                    | 50         | 100       | μА                     |
| Adjustment Pin Current Change<br>2.5 V $\leq$ V <sub>I</sub> $-$ V <sub>O</sub> $\leq$ 40 V, P <sub>D</sub> $\leq$ P <sub>max</sub><br>10 mA $\leq$ I <sub>O</sub> $\leq$ I <sub>max</sub> $-$ LM317L                 | 1, 2   | $\Delta I_{Adj}$    | -                    | 0.2        | 5.0       | μΑ                     |
| Reference Voltage $3.0~V \leq V_I - V_O \leq 40~V,~P_D \leq P_{max}$ $10~mA \leq I_O \leq I_{max} - LM317L$                                                                                                           | 3      | V <sub>ref</sub>    | 1.20                 | 1.25       | 1.30      | V                      |
| Line Regulation (Note 5), $3.0 \text{ V} \le \text{V}_{\text{I}} - \text{V}_{\text{O}} \le 40 \text{ V}$                                                                                                              | 1      | Reg <sub>line</sub> | _                    | 0.02       | 0.07      | %/V                    |
| Load Regulation (Note 5)<br>10 mA $\leq$ I <sub>O</sub> $\leq$ I <sub>max</sub> – LM317L<br>V <sub>O</sub> $\leq$ 5.0 V<br>V <sub>O</sub> $\geq$ 5.0 V                                                                | 2      | Reg <sub>load</sub> | -<br>-               | 20<br>0.3  | 70<br>1.5 | mV<br>% V <sub>O</sub> |
| Temperature Stability $(T_{low} \le T_J \le T_{high})$                                                                                                                                                                | 3      | T <sub>S</sub>      | _                    | 0.7        | -         | % V <sub>O</sub>       |
| Minimum Load Current to Maintain Regulation (V <sub>I</sub> – V <sub>O</sub> = 40 V)                                                                                                                                  | 3      | I <sub>Lmin</sub>   | _                    | 3.5        | 10        | mA                     |
| $\begin{aligned} &\text{Maximum Output Current} \\ &\text{$V_I-V_O \le 6.25 \ V$, $P_D \le P_{max}$, $Z$ Package} \\ &\text{$V_I-V_O \le 40 \ V$, $P_D \le P_{max}$, $T_A = 25^{\circ}C$, $Z$ Package} \end{aligned}$ | 3      | I <sub>max</sub>    | 100<br>-             | 200<br>20  | -<br>-    | mA                     |
| RMS Noise, % of $V_O$<br>$T_A = 25^{\circ}C$ , 10 Hz $\leq$ f $\leq$ 10 kHz                                                                                                                                           | -      | N                   | -                    | 0.003      | -         | % V <sub>O</sub>       |
| Ripple Rejection (Note 6) $V_O = 1.2 \text{ V}, f = 120 \text{ Hz}$ $C_{Adj} = 10 \mu\text{F}, V_O = 10.0 \text{ V}$                                                                                                  | 4      | RR                  | 60<br>-              | 80<br>80   | -<br>-    | dB                     |
| Thermal Shutdown (Note 7)                                                                                                                                                                                             | -      | -                   | -                    | 180        | -         | °C                     |
| Long Term Stability, $T_J = T_{high}$ (Note 8)<br>$T_A = 25^{\circ}C$ for Endpoint Measurements                                                                                                                       | 3      | S                   | -                    | 0.3        | 1.0       | %/1.0 k<br>Hrs.        |

<sup>8.</sup> Since Long-Term Stability cannot be measured on each device before shipment, this specification is an engineering estimate of average stability from lot to lot.



Figure 2. Line Regulation and  $\Delta I_{\mbox{Adj}}/\mbox{Line}$  Test Circuit



Figure 3. Load Regulation and  $\Delta I_{\mbox{Adj}}/\mbox{Load Test Circuit}$ 



Figure 4. Standard Test Circuit



Figure 5. Ripple Rejection Test Circuit



Figure 6. Load Regulation



Figure 7. Ripple Rejection



Figure 8. Current Limit



Figure 9. Dropout Voltage



Figure 10. Minimum Operating Current



Figure 11. Ripple Rejection versus Frequency



Figure 12. Temperature Stability



Figure 13. Adjustment Pin Current



Figure 14. Line Regulation



Figure 15. Output Noise



Figure 16. Line Transient Response

Figure 17. Load Transient Response

### **APPLICATIONS INFORMATION**

### **Basic Circuit Operation**

The LM317L is a 3-terminal floating regulator. In operation, the LM317L develops and maintains a nominal 1.25 V reference ( $V_{ref}$ ) between its output and adjustment terminals. This reference voltage is converted to a programming current ( $I_{PROG}$ ) by  $R_1$  (see Figure 13), and this constant current flows through  $R_2$  to ground. The regulated output voltage is given by:

$$V_{out} = V_{ref} (1 + \frac{R_2}{R_1}) + I_{Adj} R_2$$

Since the current from the adjustment terminal  $(I_{Adj})$  represents an error term in the equation, the LM317L was designed to control  $I_{Adj}$  to less than 100  $\mu A$  and keep it constant. To do this, all quiescent operating current is returned to the output terminal. This imposes the requirement for a minimum load current. If the load current is less than this minimum, the output voltage will rise.

Since the LM317L is a floating regulator, it is only the voltage differential across the circuit which is important to performance, and operation at high voltages with respect to ground is possible.



Figure 18. Basic Circuit Configuration

### **Load Regulation**

The LM317L is capable of providing extremely good load regulation, but a few precautions are needed to obtain maximum performance. For best performance, the programming resistor (R1) should be connected as close to the regulator as possible to minimize line drops which effectively appear in series with the reference, thereby degrading regulation. The ground end of R2 can be returned near the load ground to provide remote ground sensing and improve load regulation.

### **External Capacitors**

A 0.1  $\mu F$  disc or 1.0  $\mu F$  tantalum input bypass capacitor (C<sub>in</sub>) is recommended to reduce the sensitivity to input line impedance.

The adjustment terminal may be bypassed to ground to improve ripple rejection. This capacitor ( $C_{Adj}$ ) prevents ripple from being amplified as the output voltage is increased. A 10  $\mu F$  capacitor should improve ripple rejection about 15 dB at 120 Hz in a 10 V application.

Although the LM317L is stable with no output capacitance, like any feedback circuit, certain values of external capacitance can cause excessive ringing. An output capacitance ( $C_O$ ) in the form of a 1.0  $\mu F$  tantalum or 25  $\mu F$  aluminum electrolytic capacitor on the output swamps this effect and insures stability.

#### **Protection Diodes**

When external capacitors are used with any IC regulator it is sometimes necessary to add protection diodes to prevent the capacitors from discharging through low current points into the regulator.

Figure 14 shows the LM317L with the recommended protection diodes for output voltages in excess of 25 V or high capacitance values ( $C_O > 10~\mu\text{F},~C_{Adj} > 5.0~\mu\text{F}$ ). Diode  $D_1$  prevents  $C_O$  from discharging thru the IC during an input short circuit. Diode  $D_2$  protects against capacitor  $C_{Adj}$  discharging through the IC during an output short circuit. The combination of diodes  $D_1$  and  $D_2$  prevents  $C_{Adj}$  from discharging through the IC during an input short circuit.



Figure 20. Adjustable Current Limiter



Figure 22. Slow Turn-On Regulator



Figure 19. Voltage Regulator with Protection Diodes



D<sub>1</sub> protects the device during an input short circuit.

Figure 21. 5.0 V Electronic Shutdown Regulator



Figure 23. Current Regulator



Figure 24. SOP-8 Thermal Resistance and Maximum Power Dissipation versus P.C.B. Copper Length

# **MARKING DIAGRAMS**



### **ORDERING INFORMATION**

| Device        | Operating Temperature Range      | Package          | Shipping <sup>†</sup> |
|---------------|----------------------------------|------------------|-----------------------|
| LM317LBDG     |                                  | SOIC-8 (Pb-Free) | 98 Units / Rail       |
| LM317LBDR2G   |                                  | SOIC-8 (Pb-Free) | 2500/Tape & Reel      |
| LM317LBZG     |                                  | TO-92 (Pb-Free)  | 2000 Units / Bag      |
| LM317LBZRAG   |                                  | TO-92 (Pb-Free)  | 2000 Tape & Reel      |
| LM317LBZRPG   | T <sub>J</sub> = -40°C to +125°C | TO-92 (Pb-Free)  | 2000 Ammo Pack        |
| NCV317LBDG*   |                                  | SOIC-8 (Pb-Free) | 98 Units / Rail       |
| NCV317LBDR2G* |                                  | SOIC-8 (Pb-Free) | 2500/Tape & Reel      |
| NCV317LBZG*   |                                  | TO-92 (Pb-Free)  | 2000 Units / Bag      |
| NCV317LBZRAG* |                                  | TO-92 (Pb-Free)  | 2000 Tape & Reel      |
| LM317LDG      |                                  | SOIC-8 (Pb-Free) | 98 Units / Rail       |
| LM317LDR2G    |                                  | SOIC-8 (Pb-Free) | 2500/Tape & Reel      |
| LM317LZG      |                                  | TO-92 (Pb-Free)  | 2000 Units / Bag      |
| LM317LZRAG    | T <sub>J</sub> = 0°C to +125°C   | TO-92 (Pb-Free)  | 2000 Tape & Reel      |
| LM317LZREG    |                                  | TO-92 (Pb-Free)  | 2000 Tape & Reel      |
| LM317LZRMG    |                                  | TO-92 (Pb-Free)  | 2000 Ammo Pack        |
| LM317LZRPG    |                                  | TO-92 (Pb-Free)  | 2000 Ammo Pack        |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging

Specifications Brochure, BRD8011/D.
\*NCV devices: T<sub>low</sub> = -40°C, T<sub>high</sub> = +125°C. Guaranteed by design. NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.



TO-92 (TO-226) 1 WATT CASE 29-10 ISSUE D

**DATE 05 MAR 2021** 

# STRAIGHT LEAD





### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR GATE PROTRUSIONS.
- 4. DIMENSION 6 AND 62 DOES NOT INCLUDE DAMBAR PROTRUSION. LEAD WIDTH INCLUDING PROTRUSION SHALL NOT EXCEED 0.20. DIMENSION 62 LOCATED ABOVE THE DAMBAR PORTION OF MIDDLE LEAD.

|     | MILLIMETERS |       |       |  |
|-----|-------------|-------|-------|--|
| DIM | MIN.        | N□M.  | MAX.  |  |
| Δ   | 3.75        | 3.90  | 4.05  |  |
| A1  | 1.28        | 1.43  | 1.58  |  |
| Ø   | 0.38        | 0.465 | 0.55  |  |
| ρQ  | 0.62        | 0.70  | 0.78  |  |
| C   | 0.35        | 0.40  | 0.45  |  |
| D   | 7.85        | 8.00  | 8.15  |  |
| E   | 4.75        | 4.90  | 5.05  |  |
| E2  | 3.90        |       |       |  |
| е   | 1.27 BSC    |       |       |  |
| L   | 13.80       | 14.00 | 14.20 |  |

# STYLES AND MARKING ON PAGE 3

| DOCUMENT NUMBER: | 98AON52857E           | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | TO-92 (TO-226) 1 WATT |                                                                                                                                                                               | PAGE 1 OF 3 |  |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.



TO-92 (TO-226) 1 WATT CASE 29-10 ISSUE D

**DATE 05 MAR 2021** 

### FORMED LEAD





### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR GATE PROTRUSIONS.
- 4. DIMENSION 6 AND 62 DOES NOT INCLUDE DAMBAR PROTRUSION. LEAD WIDTH INCLUDING PROTRUSION SHALL NOT EXCEED 0.20. DIMENSION 62 LOCATED ABOVE THE DAMBAR PORTION OF MIDDLE LEAD.

|     | MILLIMETERS |       |       |  |  |
|-----|-------------|-------|-------|--|--|
| DIM | MIN.        | N□M.  | MAX.  |  |  |
| Α   | 3.75        | 3.90  | 4.05  |  |  |
| A1  | 1.28        | 1.43  | 1.58  |  |  |
| р   | 0.38        | 0.465 | 0.55  |  |  |
| b2  | 0.62        | 0.70  | 0.78  |  |  |
| С   | 0.35        | 0.40  | 0.45  |  |  |
| D   | 7.85        | 8.00  | 8.15  |  |  |
| Е   | 4.75        | 4.90  | 5.05  |  |  |
| E2  | 3.90        |       |       |  |  |
| O.  | 2.50 BSC    |       |       |  |  |
| L   | 13.80       | 14.00 | 14.20 |  |  |
| L2  | 13.20       | 13.60 | 14.00 |  |  |
| L3  | 3.00 REF    |       |       |  |  |

# **STYLES AND MARKING ON PAGE 3**

| DOCUMENT NUMBER: | 98AON52857E           | Electronic versions are uncontrolled except when accessed directly from the Document Reposit Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | TO-92 (TO-226) 1 WATT |                                                                                                                                                                              | PAGE 2 OF 3 |  |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

# TO-92 (TO-226) 1 WATT

CASE 29-10 ISSUE D

### **DATE 05 MAR 2021**

| 2. | EMITTER<br>BASE<br>COLLECTOR | STYLE 2:<br>PIN 1.<br>2.<br>3.  | BASE<br>EMITTER<br>COLLECTOR               | STYLE 3:<br>PIN 1.<br>2.<br>3.  | ANODE<br>ANODE<br>CATHODE    | PIN 1.<br>2. | CATHODE<br>CATHODE<br>ANODE           | STYLE 5:<br>PIN 1.<br>2.<br>3.  |                                   |
|----|------------------------------|---------------------------------|--------------------------------------------|---------------------------------|------------------------------|--------------|---------------------------------------|---------------------------------|-----------------------------------|
|    | GATE                         | PIN 1.                          | SOURCE<br>DRAIN                            | PIN 1.<br>2.                    | DRAIN                        | 2.           | BASE 1<br>EMITTER<br>BASE 2           |                                 | CATHODE<br>GATE<br>ANODE          |
| 2. | CATHODE & ANODE              | 2.                              | MAIN TERMINAL 1<br>GATE<br>MAIN TERMINAL 2 | 2.                              | ANODE 1<br>GATE<br>CATHODE 2 |              | EMITTER<br>COLLECTOR<br>BASE          | STYLE 15:<br>PIN 1.<br>2.<br>3. | ANODE 1                           |
| 2. | ANODE                        | DINI 1                          | COLLECTOR<br>BASE<br>EMITTER               | PIN 1                           | ANODE                        | PIN 1.<br>2. | GATE<br>ANODE<br>CATHODE              | 2.                              | NOT CONNECTED<br>CATHODE<br>ANODE |
| 2. |                              | PIN 1.<br>2.                    |                                            | PIN 1.<br>2.                    | GATE                         | PIN 1.<br>2. | EMITTER<br>COLLECTOR/ANODE<br>CATHODE | PIN 1.<br>2.                    | MT 1                              |
|    | V <sub>CC</sub>              |                                 | MT                                         | PIN 1.<br>2.                    |                              | PIN 1.<br>2. | NOT CONNECTED<br>ANODE<br>CATHODE     | PIN 1.<br>2.                    |                                   |
|    |                              | STYLE 32:<br>PIN 1.<br>2.<br>3. | BASE<br>COLLECTOR<br>EMITTER               | STYLE 33:<br>PIN 1.<br>2.<br>3. | RETURN                       | PIN 1.<br>2. | INPUT<br>GROUND<br>LOGIC              |                                 |                                   |

# GENERIC MARKING DIAGRAM\*



XXXX = Specific Device Code

A = Assembly Location

L = Wafer Lot Y = Year

W = Work Week

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON52857E           | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | TO-92 (TO-226) 1 WATT |                                                                                                                                                                                   | PAGE 3 OF 3 |  |  |

ON Semiconductor and III are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.





### SOIC-8 NB CASE 751-07 **ISSUE AK**

**DATE 16 FEB 2011** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIN | IETERS | INC       | HES   |
|-----|--------|--------|-----------|-------|
| DIM | MIN    | MAX    | MIN       | MAX   |
| Α   | 4.80   | 5.00   | 0.189     | 0.197 |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |
| C   | 1.35   | 1.75   | 0.053     | 0.069 |
| D   | 0.33   | 0.51   | 0.013     | 0.020 |
| G   | 1.27   | 7 BSC  | 0.050 BSC |       |
| Н   | 0.10   | 0.25   | 0.004     | 0.010 |
| 7   | 0.19   | 0.25   | 0.007     | 0.010 |
| K   | 0.40   | 1.27   | 0.016     | 0.050 |
| М   | 0 °    | 8 °    | 0 °       | 8 °   |
| N   | 0.25   | 0.50   | 0.010     | 0.020 |
| S   | 5.80   | 6.20   | 0.228     | 0.244 |

# **SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week W

= Pb-Free Package



XXXXXX = Specific Device Code = Assembly Location Α

= Year ww = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                | PAGE 1 OF 2 |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

### SOIC-8 NB CASE 751-07 ISSUE AK

### **DATE 16 FEB 2011**

|                                                                                                                                                                    |                                                                                                                                                                 |                                                                                                                                    | DITTE TO LED 2                                                                                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER                                                                 | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1                     | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1           | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE                                                                            |
| STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE                                                                               | STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE                                                                          | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd   | STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1                               |
| STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND                                                                    | STYLE 11:  PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1                             | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                  |
| STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                              | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                           | 8. DRAIN 1  STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON     | STYLE 16:  PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 |
| STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1                                                               | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE STYLE 22: PIN 1. I/O LINE 1                                           | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 STYLE 23: PIN 1. LINE 1 IN | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN STYLE 24: PIN 1. BASE                                              |
| 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6                                                                   | 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND                                   | 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT           | 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE                                                             |
| STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT                                                                                         | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC                                                                          | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                           | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN                                                                         |
| STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1                        | STYLE 30:     PIN 1. DRAIN 1     2. DRAIN 1     3. GATE 2     4. SOURCE 2     5. SOURCE 1/DRAIN 2     6. SOURCE 1/DRAIN 2     7. SOURCE 1/DRAIN 2     8. GATE 1 |                                                                                                                                    |                                                                                                                                                                          |

| DOCUMENT NUMBER: | 98ASB42564B | Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|---------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                 | PAGE 2 OF 2 |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

**TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada

Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative