# TOP209/210 **TOPSwitch** Family # Three-terminal Off-line PWM Switch # **Product Highlights** #### **Cost Effective Switcher for Low Power Applications** - Replaces linear power supplies - Replaces discrete switcher and 20 to 50 components cuts cost, increases reliability - Stand-by power supplies for Green or energy efficient products such as personal computers, monitors, UPS, copiers, fax machines, etc. - Housekeeping or "keep-alive" power supply applications such as TV, appliances, industrial control and personal computers - Meets 'Blue Angel' low power stand-by specification - Controlled MOSFET turn-on reduces EMI and EMI filter costs - 80% smaller and lighter compared to linear supply - 50% smaller compared to discrete switcher #### Over 80% Efficiency in Flyback Topology - Built-in start-up and current limit reduce DC losses - Low capacitance 700 V MOSFET cuts AC losses - CMOS controller/gate driver consumes only 6 mW - 70% maximum duty cycle minimizes conduction losses ### Simplifies Design – Reduces Time to Market - · Supported by reference design boards - Integrated PWM Controller and 700 V MOSFET in industry standard eight pin DIP package - Only one external capacitor needed for compensation, bypass and start-up/auto-restart functions - Easily interfaces with both opto and primary feedback #### **System Level Fault Protection Features** - Auto-restart and cycle-by-cycle current limiting functions handle both primary and secondary faults - On-chip thermal shutdown with hysteresis protects the entire system against overload # **Description** The TOP209/210 implements all functions necessary for an off-line switched mode control system: high voltage N-channel power MOSFET with controlled turn-on gate driver, voltage mode PWM controller with integrated oscillator, high voltage start-up bias circuit, bandgap derived reference, bias shunt regulator/error amplifier for loop compensation and fault Figure 1. Typical Application. | TOPSwitch Selection Guide | | | | | | | |---------------------------|---------|------------------------------------|---------------|--|--|--| | ORDER | | OUTPUT POWER RANGE | | | | | | PART<br>NUMBER | PACKAGE | 230 VAC or<br>110 VAC<br>w/Doubler | 85-265<br>VAC | | | | | TOP209P | DIP-8 | 0-4 W | 0-2 W | | | | | TOP209G | SMD-8 | U-4 VV | 0-2 00 | | | | | TOP210PFI | DIP-8 | 0.0.11/ | 0-5 W | | | | | TOP210G | SMD-8 | 0-8 W | U-5 VV | | | | protection circuitry. Compared to discrete MOSFET and controller or self oscillating (RCC) switching converter solutions, a *TOPSwitch™* integrated circuit can reduce total cost, component count, size, weight and at the same time increase efficiency and system reliability. The TOP209/210 are intended for 100/110/230 VAC off-line Power Supply applications in the 0 to 8 W (0 to 5 W universal) range. Figure 2. Functional Block Diagram. # **Pin Functional Description** #### **DRAIN Pin:** Output MOSFET drain connection. Provides internal bias current during start-up operation via an internal switched high-voltage current source. Internal current sense point. #### **CONTROL Pin:** Error amplifier and feedback current input pin for duty cycle control. Internal shunt regulator connection to provide internal bias current during normal operation. It is also used as the supply bypass and auto-restart/compensation capacitor connection point. #### **SOURCE Pin:** Control circuit common, internally connected to output MOSFET source. #### **SOURCE (HV RTN) Pin:** Output MOSFET source connection for high voltage return. Figure 3. Pin Configuration. # **TOPSwitch** Family Functional Description TOPSwitch is a self biased and protected linear control current-to-duty cycle converter with an open drain output. High efficiency is achieved through the use of CMOS and integration of the maximum number of functions possible. CMOS significantly reduces bias currents as compared to bipolar or discrete solutions. Integration eliminates external power resistors used for current sensing and/or supplying initial start-up bias current. During normal operation, the internal output MOSFET duty cycle linearly decreases with increasing CONTROL pin current as shown in Figure 4. To implement all the required control, bias, and protection functions, the DRAIN and CONTROL pins each perform several functions as described below. Refer to Figure 2 for a block diagram and Figure 6 for timing and voltage waveforms of the *TOPSwitch* integrated circuit. #### **Control Voltage Supply** CONTROL pin voltage V<sub>C</sub> is the supply or bias voltage for the controller and driver circuitry. An external bypass capacitor closely connected between the CONTROL and SOURCE pins is required to supply the gate drive current. The total amount of capacitance connected to this pin (C<sub>T</sub>) also sets the auto-restart timing as well as control loop compensation. $V_{\rm C}$ is regulated in either of two modes of operation. Hysteretic regulation is used for initial start-up and overload operation. Shunt regulation is used to separate the duty cycle error signal from the control circuit supply current. During start-up, V<sub>C</sub> current is supplied from a high-voltage switched current source connected internally between the DRAIN and CONTROL pins. The current source provides sufficient current to supply the control circuitry as well as charge the total external capacitance ( $C_{\scriptscriptstyle T}$ ). Figure 4. Relationship of Duty Cycle to CONTROL Pin Current. Figure 5. Start-up Waveforms for (a) Normal Operation and (b) Auto-restart. # TOPSwitch Family Functional Description (cont.) The first time $V_{\rm C}$ reaches the upper threshold, the high-voltage current source is turned off and the PWM modulator and output transistor are activated, as shown in Figure 5(a). During normal operation (when the output voltage is regulated) feedback control current supplies the $V_{\rm C}$ supply current. The shunt regulator keeps $V_{\rm C}$ at typically 5.7 V by shunting CONTROL pin feedback current exceeding the required DC supply current through the PWM error signal sense resistor $R_{\rm E}$ . The low dynamic impedance of this pin ( $Z_{\rm C}$ ) sets the gain of the error amplifier when used in a primary feedback configuration. The dynamic impedance of the CONTROL pin together with the external resistance and capacitance determines the control loop compensation of the power system. If the CONTROL pin external capacitance (C<sub>T</sub>) should discharge to the lower threshold, then the output MOSFET is turned off and the control circuit is placed in a low-current standby mode. The high-voltage current source is turned on and charges the external capacitance again. Charging current is shown with a negative polarity and discharging current is shown with a positive polarity in Figure 6. The hysteretic auto-restart comparator keeps V<sub>c</sub> within a window of typically 4.7 to 5.7 V by turning the high-voltage current source on and off as shown in Figure 5(b). The auto-restart circuit has a divide-by-8 counter which prevents the output MOSFET from turning on again until eight discharge-charge cycles have elapsed. The counter effectively limits TOPSwitch power dissipation by reducing the auto-restart duty cycle to typically 5%. Autorestart continues to cycle until output voltage regulation is again achieved. #### **Bandgap Reference** All critical *TOPSwitch* internal voltages are derived from a temperature-compensated bandgap reference. This reference is also used to generate a temperature-compensated current source which is trimmed to accurately set the oscillator frequency and MOSFET gate drive current. #### Oscillator The internal oscillator linearly charges and discharges the internal capacitance between two voltage levels to create a sawtooth waveform for the pulse width modulator. The oscillator sets the pulse width modulator/current limit latch at the beginning of each cycle. The nominal frequency of 100 kHz was chosen to minimize EMI and maximize efficiency in power supply applications. Trimming of the current reference improves oscillator frequency accuracy. #### **Pulse Width Modulator** The pulse width modulator implements a voltage-mode control loop by driving the output MOSFET with a duty cycle inversely proportional to the current flowing into the CONTROL pin. The error signal across $R_{\rm E}$ is filtered by an RC network with a typical corner frequency of 7 kHz to reduce the effect of switching noise. The filtered error signal is compared with the internal oscillator sawtooth waveform to generate the duty cycle waveform. As the control current increases, the duty cycle decreases. A clock signal from the oscillator sets a latch which turns on the output MOSFET. The pulse width modulator resets the latch, turning off the output MOSFET. The maximum duty cycle is set by the symmetry of the internal oscillator. The modulator has a minimum ON-time to keep the current consumption of the TOPSwitch independent of the error signal. Note that a minimum current must be driven into the CONTROL pin before the duty cycle begins to change. #### **Gate Driver** The gate driver is designed to turn the output MOSFET on at a controlled rate to minimize common-mode EMI. The gate drive current is trimmed for improved accuracy. #### **Error Amplifier** The shunt regulator can also perform the function of an error amplifier in primary feedback applications. The shunt regulator voltage is accurately derived from the temperature compensated bandgap reference. The gain of the error amplifier is set by the CONTROL pin dynamic impedance. The CONTROL pin clamps external circuit signals to the $V_{\rm C}$ voltage level. The CONTROL pin current in excess of the supply current is separated by the shunt regulator and flows through $R_{\rm E}$ as the error signal. #### **Cycle-By-Cycle Current Limit** The cycle by cycle peak drain current limit circuit uses the output MOSFET ON-resistance as a sense resistor. A current limit comparator compares the output MOSFET ON-state drain-source voltage, $V_{\rm DS(ON)}$ , with a threshold voltage. High drain current causes $V_{\rm DS(ON)}$ to exceed the threshold voltage and turns the output MOSFET off until the start of the next clock cycle. The current limit comparator threshold voltage is temperature compensated to minimize variation of the effective peak current limit due to temperature related changes in output MOSFET $R_{\rm DS(ON)}$ . The leading edge blanking circuit inhibits the current limit comparator for a short time after the output MOSFET is turned on. The leading edge blanking time has been set so that current spikes caused by primary-side capacitances and secondary-side rectifier reverse recovery time will not cause premature termination of the switching pulse. Figure 6. Typical Waveforms for (1) Normal Operation, (2) Auto-restart. #### Shutdown/Auto-restart To minimize TOPSwitch power dissipation, the shutdown/auto-restart circuit turns the power supply on and off at a duty cycle of typically 5% if an out of regulation condition persists. Loss of regulation interrupts the external current into the CONTROL pin. $V_c$ regulation changes from shunt mode to the hysteretic auto-restart mode described above. When the fault condition is removed, the power supply output becomes regulated, $V_c$ regulation returns to shunt mode, and normal operation of the power supply resumes. #### **Hysteretic Overtemperature Protection** Temperature protection is provided by a precision analog circuit that turns the output MOSFET off when the junction temperature exceeds the thermal shutdown temperature (typically 145 °C). When the junction temperature cools past the hysteresis temperature, normal operation resumes. $V_{\rm C}$ is regulated in hysteretic mode while the power supply is turned off. #### **High-voltage Bias Current Source** This current source biases *TOPSwitch* from the DRAIN pin and charges the CONTROL pin external capacitance ( $C_{\rm T}$ ) during start-up or hysteretic operation. The current source is switched on and off with an effective duty cycle of approximately 35%. This duty cycle is determined by the ratio of CONTROL pin charge ( $I_{\rm C}$ ) and discharge currents ( $I_{\rm CD1}$ and $I_{\rm CD2}$ ). This current source is turned off during normal operation when the output MOSFET is switching. # **General Circuit Description** Figure 7 shows a low-cost, DC input, flyback switching power supply using the TOP210 integrated circuit. This 5 V, 4 W power supply operates from a DC voltage derived from rectified and filtered AC mains voltage of 85 to 265 VAC. The 5 V output is indirectly sensed via the primary bias winding. The output voltage is determined by the TOPSwitch CONTROL pin shunt regulator voltage ( $V_C$ ), the voltage drops of rectifiers D2 and D3, and the turns ratio between the bias winding and output winding of T1. Other output voltages are also possible by adjusting the transformer turns ratios. The high voltage DC bus is applied to the primary winding of T1. Capacitor C1 filters the high voltage supply, and is only necessary if the connections between the high voltage DC supply and the TOP210 are long. The other side of the transformer primary is driven by the integrated high-voltage MOSFET within the TOP210. D1 and VR1 clamp the voltage spike caused by transformer leakage inductance to a safe value and reduce ringing at the DRAIN of U1. The power secondary winding is rectified and filtered by D2, C2, L1, and C3 to create the 5V output voltage. The bias winding is rectified and filtered by D3, R1 and C5 to create a bias voltage to the TOP210. C5 also filters internal MOSFET gate drive charge current spikes on the CONTROL pin, determines the auto-restart frequency, and together with R1, compensates the control loop. Figure 7. Schematic Diagram of a Minimum Parts Count 5 V, 4 W Bias Supply Using the TOP210. Figure 8. Schematic Diagram of a 12 V, 8 W 110/220 VAC Input Power Supply Using the TOP210. The circuit shown in Figure 8 produces a 12 V, 8 W power supply that operates from 85 to 132 VAC or 170 to 264 VAC input voltage. The 12 V output voltage is determined by the *TOPSwitch* CONTROL pin shunt regulator voltage, the voltage drops of D2 and D3, and the turns ratio between the bias and output windings of T1. Other output voltages are also possible by adjusting the transformer turns ratios. R1 and C5 provide filtering of the bias winding to improve line and load regulation. AC power is rectified and filtered by BR1, C1 and C9 to create the high voltage DC bus applied to the primary winding of T1. The other side of the transformer primary is driven by the integrated high-voltage MOSFET within the TOP210. JP1 is a jumper used to select 110 VAC or 220 VAC operation. Installing JP1 selects 110 VAC operation. Leaving JP1 open selects 220 VAC operation. RA and RB, which equalize voltage across C1 and C9, are necessary only when JP1 is not installed. D1 and VR1 clamp the leading-edge voltage spike caused by transformer leakage inductance to a safe value and reduce ringing. The power secondary winding is rectified and filtered by D2, C2, L1, and C3 to create the 12 V output voltage. R2 provides a preload on the 12 V output to improve load regulation at light loads. The bias winding is rectified and filtered by D3, R1, and C5 to create a bias voltage to the TOP210. L2 and Y1-capacitor C7 attenuate common-mode emission currents caused by highvoltage switching waveforms on the DRAIN side of the primary winding and the primary to secondary capacitance. L2 and C6 attenuate differential-mode emission currents caused by the fundamental and harmonics of the trapezoidal primary current waveform. C5 filters internal MOSFET gate drive charge current spikes on the CONTROL pin, determines the autorestart frequency, and together with R1, compensates the control loop. # **Key Application Considerations** Use a Kelvin connection to the SOURCE pin for the CONTROL pin bypass capacitor as shown in Figure 9. Minimize peak voltage and ringing on the DRAIN voltage at turn-off. Use a Zener or TVS Zener diode to clamp the DRAIN voltage. Under some conditions, externally provided bias or supply current driven into the CONTROL pin can hold the *TOPSwitch* in one of the 8 auto-restart cycles indefinitely and prevent starting. Shorting the CONTROL pin to the SOURCE pin will reset the *TOPSwitch*. To avoid this problem when doing bench evaluations, it is recommended that the $V_{\rm C}$ power supply be turned on before the DRAIN voltage is applied. CONTROL pin currents during auto-restart operation are much lower at low input voltages (< $20~\rm V$ ) which increases the auto-restart cycle period (see the $\rm I_{\rm C}$ vs. Drain Voltage Characteristic curve). Short interruptions of AC power may cause TOPSwitch to enter the 8-count auto-restart cycle before starting again. This is because the input energy storage capacitors are not completely discharged and the CONTROL pin capacitance has not discharged below the internal power-up reset voltage ( $V_{CRESET}$ ). In some cases, minimum loading may be necessary to keep a lightly loaded or unloaded output voltage within the desired range due to the minimum ON-time. For additional applications information regarding the *TOPSwitch* family, refer to AN-14 in the 1996-97 Data Book and Design Guide or on our Web site. Figure 9. Recommended PC Layout for the TOP209/210. | ABSOLUTE MAXIMUM RATINGS(1) | | | | | | | |-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--|--|--|--|--| | DRAIN Voltage 0.3 to 700 V CONTROL Voltage 0.3 V to 9 V CONTROL Current | $\begin{array}{llllllllllllllllllllllllllllllllllll$ | | | | | | | 1. Unless noted, all voltages referenced to SOURCE, $T_A = 25$ °C. | <ul><li>2. Normally limited by internal circuitry.</li><li>3. 1/16" from case for 5 seconds.</li></ul> | | | | | | | Parameter | Symbol | Conditions (Unless Otherwise Specified) See Figure 12 SOURCE = 0 V $T_J = -40$ to 125 °C | | Min | Тур | Max | Units | | |----------------------------------------|-------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------|----------|--------------|--------------|---------|--| | CONTROL FUNC | CONTROL FUNCTIONS | | | | | | | | | Output<br>Frequency | f <sub>osc</sub> | $I_{\rm C} = 4$ mA, $T_{\rm J} = 25$ °C | TOP209<br>TOP210 | 55<br>90 | 70<br>100 | 85<br>110 | kHz | | | Maximum<br>Duty Cycle | D <sub>MAX</sub> | $I_{\rm C} = I_{\rm CD1} + 0.5$ mA, See Figure 10 | | 64 | 67 | 70 | % | | | Minimum | D <sub>MIN</sub> | I <sub>c</sub> = 10 mA | TOP209 | 0.5 | 1.5 | 2.5 | . % | | | Duty Cycle | MIN | See Figure 10 | TOP210 | 1.0 | 1.8 | 3.0 | | | | PWM<br>Gain | | $I_c = 4 \text{ mA}, T_J = 25 ^{\circ}\text{C}$<br>See Figure 4 | | -11 | -16 | -21 | %/mA | | | PWM Gain<br>Temperature Drift | | See Note A | | | -0.05 | | %/mA/°C | | | External<br>Bias Current | I <sub>B</sub> | See Figure 4 | | 1.5 | 2.5 | 4 | mA | | | Dynamic<br>Impedance | Z <sub>c</sub> | $I_c = 4 \text{ mA}, T_J = 25 ^{\circ}\text{C}$<br>See Figure 11 | | 10 | 15 | 22 | Ω | | | Dynamic Impedance<br>Temperature Drift | | | | | 0.18 | | %/°C | | | SHUTDOWN/AUTO-RESTART | | | | | | | | | | CONTROL Pin<br>Charging Current | I <sub>c</sub> | T <sub>J</sub> = 25 °C | $V_{\rm C} = 0 \text{ V}$ $V_{\rm C} = 5 \text{ V}$ | | -1.9<br>-1.5 | -1.2<br>-0.8 | mA | | | Charging Current<br>Temperature Drift | | See Note A | | | 0.4 | - | %/°C | | | Auto-restart<br>Threshold Voltage | $V_{C(AR)}$ | S1 open | | | 5.7 | | V | | | Parameter | Symbol | Conditions (Unless Otherwise Specified) See Figure 12 SOURCE = 0 V $T_J = -40$ to 125 °C | | Min | Тур | Max | Units | | |-------------------------------------|-------------------------------|------------------------------------------------------------------------------------------|------------------|----------------|-----|-------|----------|--| | SHUTDOWN/AUT | SHUTDOWN/AUTO-RESTART (cont.) | | | | | | | | | UV Lockout<br>Threshold Voltage | | S1 open | | 4.4 | 4.7 | 5.0 | ٧ | | | Auto-restart<br>Hysteresis Voltage | | S1 open | | 0.6 | 1.0 | | V | | | Auto-restart<br>Duty Cycle | | S1 open | | | 5 | 9 | % | | | Auto-restart<br>Frequency | | S1 open | | | 1.2 | | Hz | | | CIRCUIT PROTECTION | | | | | | | | | | Self-protection<br>Current Limit | I <sub>LIMIT</sub> | di/dt = 40 mA/ $\mu$ s, T $_{J}$ = 25 °C | TOP209<br>TOP210 | 0.150<br>0.230 | | 0.230 | А | | | Leading Edge<br>Blanking Time | t <sub>LEB</sub> | I <sub>C</sub> = 4 mA | | | 150 | | ns | | | Current Limit<br>Delay | t <sub>ILD</sub> | I <sub>C</sub> = 4 mA | | | 100 | | ns | | | Thermal Shutdown<br>Temperature | | I <sub>c</sub> = 4 mA | | 125 | 145 | | °C | | | Thermal Shutdown<br>Hysteresis | | | | | 30 | | °C | | | Power-up Reset<br>Threshold Voltage | $V_{C(RESET)}$ | S2 open | | 2.0 | 3.3 | 4.2 | <b>V</b> | | | Parameter | Symbol | Conditions (Unless Otherwise Specified) See Figure 12 SOURCE = 0 V $T_J = -40$ to 125 °C | | Min | Тур | Max | Units | |--------------------------------------|-----------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----|--------------|--------------|--------| | OUTPUT | | | | | | | | | ON-State<br>Resistance | R <sub>DS(ON)</sub> | I <sub>D</sub> = 25 mA | $T_J = 25 ^{\circ}\text{C}$<br>$T_J = 100 ^{\circ}\text{C}$ | | 31.2<br>51.4 | 36.0<br>59.4 | Ω | | OFF-State<br>Current | I <sub>DSS</sub> | See Note B<br>V <sub>DS</sub> =560 V, T <sub>A</sub> =125 °C | | | | 250 | μΑ | | Breakdown<br>Voltage | BV <sub>DSS</sub> | See Note B, $I_D = 100 \mu A$ , $T_A = 25 °C$ | | 700 | | | V | | Rise<br>Time | t <sub>R</sub> | Measured<br>in a Typical<br>Flyback Converter Application | | | 100 | | ns | | Fall<br>Time | t <sub>F</sub> | | | | 50 | | ns | | DRAIN Supply<br>Voltage | | See Note C | | 36 | | | V | | SUPPLY | | | | | | | | | Shunt Regulator<br>Voltage | V <sub>C(SHUNT)</sub> | I <sub>c</sub> = 4 mA | | 5.5 | 5.8 | 6.1 | V | | Shunt Regulator<br>Temperature Drift | | | | | ±50 | | ppm/°C | | CONTROL Supply/ | I <sub>CD1</sub> | Output MOSFET Er | nabled | 0.6 | 1.2 | 1.6 | mA | | Discharge Current | I <sub>CD2</sub> | Output MOSFET Disabled | | 0.5 | 0.8 | 1.1 | 1117 | #### NOTES: - A. For specifications with negative values, a negative temperature coefficient corresponds to an increase in magnitude with increasing temperature, and a positive temperature coefficient corresponds to a decrease in magnitude with increasing temperature. - B. The breakdown & leakage measurements can be accomplished by using the *TOPSwitch* auto-restart feature. The divide-by-8 counter in the auto-restart circuitry disables the output MOSFET from switching in 7 out of 8 cycles. To place the *TOPSwitch* in one of these cycles, the following procedure can be carried out using the modified circuit of Figure 12: #### **NOTES: (continued)** - i. The 470 $\Omega$ 5 W load resistor at the DRAIN pin should be shorted. S1 & S2 should stay closed. - ii. The 40 V output supply should be replaced with a curve tracer capable of forcing 700 V. - iii. The curve tracer should initially be set at 0 V. The 0-50 V variable supply should be adjusted through a voltage sequence of 0 V, 6.5 V, 4.2 V, and 6.5 V. - iv. The breakdown and the leakage measurements can now be taken with the curve tracer. The maximum voltage from the curve tracer must be limited to 700 V under all conditions. - C. It is possible to start up and operate *TOPSwitch* at DRAIN voltages well below 36 V. However, the CONTROL pin charging current is reduced, which affects start-up time and auto-restart frequency and duty cycle. Refer to the characteristic graph on CONTROL pin charge current (I<sub>c</sub>) vs. DRAIN voltage for low voltage operation characteristics. #### TYPICAL CONTROL PIN I-V CHARACTERISTIC Figure 10. TOPSwitch Duty Cycle Measurement. Figure 11. TOPSwitch CONTROL Pin I-V Characteristic. Figure 12. TOPSwitch General Test Circuit. ## BENCH TEST PRECAUTIONS FOR EVALUATION OF ELECTRICAL CHARACTERISTICS The following precautions should be followed when testing *TOPSwitch* by itself outside a power supply. The schematic shown in Figure 12 is suggested for laboratory testing of *TOPSwitch*. When the DRAIN supply is turned on, the part will be in the auto-restart mode. The CONTROL pin voltage will be oscillating at a low frequency from 4.7 to 5.7 V and the DRAIN is turned on every eighth cycle of the CONTROL pin oscillation. If the CONTROL pin power supply is turned on while in this auto-restart mode, there is only a 12.5% chance that the CONTROL pin oscillation will be in the correct state (DRAIN active state) so that the continuous DRAIN voltage waveform may be observed. It is recommended that the $V_{\rm c}$ power supply be turned on first and the DRAIN power supply second if continuous DRAIN voltage waveforms are to be observed. The 12.5% chance of being in the correct state is due to the 8:1 counter. # **Typical Performance Characteristics** #### **BREAKDOWN vs. TEMPERATURE** #### **CURRENT LIMIT vs. TEMPERATURE** #### FREQUENCY vs. TEMPERATURE #### I<sub>C</sub> vs. DRAIN VOLTAGE # **Typical Performance Characteristics (cont.)** ## **DRAIN CAPACITANCE POWER** #### PDIP-8 (P Package) **→** 🕁 **D** 🕲 .004 (. DIM Inches mm -E-0.356-0.387 Α 9.05-9.83 В 0.240-0.260 6.10-6.60 С 0.125-0.145 3.18-3.68 G 0.015-0.040 0.38-1.02 0.118-0.140 3.00-3.56 н 0.057-0.068 J1 1.45-1.73 J2 0.014-0.022 0.36-0.56 Κ 0.008-0.015 0.20-0.38 L 0.100 BSC 2.54 BSC 0.030 (MIN) 0.76 (MIN) М Ν 0.300-0.320 7.62-8.13 Ρ 0.300-0.390 7.62-9.91 Q 0.300 BSC 7.62 BSC -D-1. Package dimensions conform to JED specification MS-001-AB for standard dual in-line (DIP) package .300 inch row spacing (PLASTIC) 8 leads (issue B, 7/85). -F-2. Con olling dimensions are inches. 3. Dimensions shown do not include mold flas or other protrusions. Mold flash or protrusions shall not exceed .006 (.15) on any side. 4. D, E and F are reference datums on the molded **P08A** PI-2076-081716 | Revision | Notes | Date | |----------|-----------------------------------------------------------------|-------| | А | Release data sheet. | 08/97 | | В | Updated PDIP-8 (P Package) and SMD-8 (G Package) per PCN-16232. | 08/16 | #### For the latest updates, visit our website: www.power.com Power Integrations reserves the right to make changes to its products at any time to improve reliability or manufacturability. Power Integrations does not assume any liability arising from the use of any device or circuit described herein. POWER INTEGRATIONS MAKES NO WARRANTY HEREIN AND SPECIFICALLY DISCLAIMS ALL WARRANTIES INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF THIRD PARTY RIGHTS. #### Patent Information The products and applications illustrated herein (including transformer construction and circuits external to the products) may be covered by one or more U.S. and foreign patents, or potentially by pending U.S. and foreign patent applications assigned to Power Integrations. A complete list of Power Integrations patents may be found at www.power.com. Power Integrations grants its customers a license under certain patent rights as set forth at http://www.power.com/ip.htm. #### Life Support Policy POWER INTEGRATIONS PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF POWER INTEGRATIONS. As used herein: - 1. A Life support device or system is one which, (i) is intended for surgical implant into the body, or (ii) supports or sustains life, and (iii) whose failure to perform, when properly used in accordance with instructions for use, can be reasonably expected to result in significant injury or death to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. The PI logo, TOPSwitch, TinySwitch, SENZero, SCALE-iDriver, Qspeed, PeakSwitch, LYTSwitch, LinkZero, LinkSwitch, InnoSwitch, HiperTFS, HiperPFS, HiperLCS, DPA-Switch, CAPZero, Clampless, EcoSmart, E-Shield, Filterfuse, FluxLink, StakFET, PI Expert and PI FACTS are trademarks of Power Integrations, Inc. Other trademarks are property of their respective companies. ©2016, Power Integrations, Inc. #### **Power Integrations Worldwide Sales Support Locations** #### World Headquarters 5245 Hellyer Avenue San Jose, CA 95138, USA. Main: +1-408-414-9200 Customer Service: Phone: +1-408-414-9665 Fax: +1-408-414-9765 e-mail: usasales@power.com #### China (Shanghai) Rm 2410, Charity Plaza, No. 88 North Caoxi Road Shanghai, PRC 200030 Phone: +86-21-6354-6323 Fax: +86-21-6354-6325 e-mail: chinasales@power.com #### China (Shenzhen) 17/F, Hivac Building, No. 2, Keji Nan 8th Road, Nanshan District, Bangalore-560052 India Shenzhen, China, 518057 Phone: +86-755-8672-8689 Fax: +86-755-8672-8690 e-mail: chinasales@power.com #### Germany Lindwurmstrasse 114 80337 Munich Germany Phone: +49-895-527-39110 Fax: +49-895-527-39200 e-mail: eurosales@power.com #### Germany HellwegForum 1 59469 Ense Germany Tel: +49-2938-64-39990 e-mail: igbt-driver.sales@ power.com #### India #1, 14th Main Road Vasanthanagar Phone: +91-80-4113-8020 Fax: +91-80-4113-8023 e-mail: indiasales@power.com #### Italy Via Milanese 20, 3rd. Fl. 20099 Sesto San Giovanni (MI) Phone: +39-024-550-8701 Fax: +39-028-928-6009 e-mail: eurosales@power.com #### Japan Kosei Dai-3 Bldg. 2-12-11, Shin-Yokohama, Kohoku-ku Yokohama-shi, Kanagawa 222-0033 Japan Phone: +81-45-471-1021 Fax: +81-45-471-3717 e-mail: japansales@power.com #### Korea RM 602, 6FL Korea City Air Terminal B/D, 159-6 Samsung-Dong, Kangnam-Gu, Seoul, 135-728, Korea Phone: +82-2-2016-6610 Fax: +82-2-2016-6630 e-mail: koreasales@power.com #### Singapore 51 Newton Road #19-01/05 Goldhill Plaza Singapore, 308900 Phone: +65-6358-2160 Fax: +65-6358-2015 e-mail: singaporesales@power.com 5F, No. 318, Nei Hu Rd., Sec. 1 Nei Hu Dist. Taipei 11493, Taiwan R.O.C. Phone: +886-2-2659-4570 Fax: +886-2-2659-4550 e-mail: taiwansales@power.com Cambridge Semiconductor, a Power Integrations company Westbrook Centre, Block 5, 2nd Floor Milton Road Cambridge CB4 1YG Phone: +44 (0) 1223-446483 e-mail: eurosales@power.com