# Instruments # **TPS2001D Current Limited, Power-Distribution Switches** #### **Features** - Single Power Switch Family - Rated Current of 2 A - ±20% Accurate, Fixed, Constant Current Limit - Fast Overcurrent Response: 2 µs - **Deglitched Fault Reporting** - **Output Discharge** - Reverse Current Blocking - **Built-In Soft Start** - Ambient Temperature Range: -40°C to 85°C - UL Listed and CB-File No. E169910 # Applications - USB Ports and Hubs, Laptops, and Desktops - High-Definition Digital TVs - **Set-Top Boxes** - **Short-Circuit Protection** # 3 Description The TPS2001D power-distribution switch is intended for applications where heavy capacitive loads and short circuits are likely to be encountered, such as USB. The TPS2001D limits the output current to a safe level by operating in a constant-current mode when the output load exceeds the current limit threshold. This provides a predictable fault current under all conditions. The fast overload response time eases the burden on the main 5-V supply to provide regulated power when the output is shorted. The power-switch rise and fall times are controlled to minimize current surges during turnon and turnoff. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | |-------------|------------|-------------------|--| | TDC2004D | VSSOP (8) | 3.00 mm × 3.00 mm | | | TPS2001D | SOT-23 (5) | 2.90 mm × 1.60 mm | | (1) For all available packages, see the orderable addendum at the end of the data sheet. ## **Typical Application Diagram** Copyright © 2017, Texas Instruments Incorporated # **Table of Contents** | 1 | Features 1 | | 8.3 Feature Description | | |---|---------------------------------------------------------------------------------------------------------------------|----|--------------------------------------------------|--------------------------------------| | 2 | Applications 1 | | 8.4 Device Functional Modes | 12 | | 3 | Description 1 | 9 | Application and Implementation | . 13 | | 4 | Revision History2 | | 9.1 Application Information | 13 | | 5 | Device Comparison Table3 | | 9.2 Typical Application | 13 | | 6 | Pin Configuration and Functions3 | 10 | Power Supply Recommendations | . 15 | | 7 | Specifications4 | 11 | Layout | . 15 | | 8 | 7.1 Absolute Maximum Ratings | 12 | 11.1 Layout Guidelines | 15<br>16<br>. 17<br>s 17<br>17<br>17 | | ď | Detailed Description 10 8.1 Overview 10 8.2 Functional Block Diagram 10 | 13 | Mechanical, Packaging, and Orderable Information | | # 4 Revision History | CI | changes from Original (July 2017) to Revision A | Page | |----|------------------------------------------------------------------------------------------------------------------------------------|------| | • | Added EN V <sub>IH</sub> MIN 1.8 V to the Recommended Operating Conditions for DBV package | 4 | | • | Changed R <sub>DS(on)</sub> TYP from 72 to 66 and added MAX 77 for DBV package | | | • | Added R <sub>DS(on)</sub> MAX 77 for DBV package for 2-A rated output, −40°C ≤ (T <sub>J</sub> , T <sub>A</sub> ) ≤ 85°C condition | | | • | Changed R <sub>DS(on)</sub> TYP from 72 to 66 for DBV package for 2-A rated output, and added MAX 106 | ( | | • | Added EN Threshold, input rising MAX 1.8 V for DBV package | ( | # 5 Device Comparison Table (1) | MAXIMUM OPERATING<br>CURRENT | OUTPUT DISCHARGE | ENABLE | |------------------------------|------------------|--------| | 2 A | Yes | High | (1) For the most current packaging and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. # 6 Pin Configuration and Functions ## **Pin Functions - DGK Package** | PIN | | 1/0 | DESCRIPTION | | | | |----------|---------|-----|--------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME NO. | | 1/0 | DESCRIPTION | | | | | EN | 4 | I | Enable input, logic high turns on power switch | | | | | FLT | 5 | 0 | Active-low open-drain output, asserted during overcurrent, or overtemperature conditions | | | | | GND | 1 | _ | Ground connection | | | | | IN | 2, 3 | PWR | Input voltage and power-switch drain; connect a 0.1-μF or greater ceramic capacitor from IN to GND close to the IC | | | | | OUT | 6, 7, 8 | PWR | Power-switch output, connect to load | | | | # Pin Functions - DBV Package | PIN NAME NO. | | I/O | DESCRIPTION | |--------------|---|-----|--------------------------------------------------------------------------------------------------------------------| | | | 1/0 | DESCRIPTION | | EN or EN 4 | | I | Enable input, logic high turns on power switch | | FLT 3 O | | 0 | Active-low open-drain output, asserted during overcurrent, or overtemperature conditions | | GND | 2 | _ | Ground connection | | IN | 5 | PWR | Input voltage and power-switch drain; connect a 0.1-µF or greater ceramic capacitor from IN to GND close to the IC | | OUT | 1 | PWR | Power-switch output, connect to load | # 7 Specifications #### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1)(2)(3) | | MIN | MAX | UNIT | |----------------------------------------------|------------|---------|------| | Voltage on IN, OUT, EN, FLT (4) | -0.3 | 6 | V | | Voltage from IN to OUT | -6 | 6 | V | | Maximum junction temperature, T <sub>J</sub> | Internally | Limited | | | Storage temperature, T <sub>stg</sub> | -60 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) Absolute maximum ratings apply over recommended junction temperature range. 3) Voltages are with respect to GND unless otherwise noted. (4) See Input and Output Capacitance. ## 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|--------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | | | ., | Electronic Co. Park and | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500 | | | V <sub>(ESD)</sub> | Electrostatic discharge | IEC 61000-4-2 contact discharge | ±8000 | V | | | | IEC 61000-4-2 air-gap discharge <sup>(3)</sup> | ±15000 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions | | , g | | MIN | NOM MAX | UNIT | |------------------|-----------------------------------------------|-----|-----|---------|------| | $V_{\text{IN}}$ | Input voltage, IN | | 4.5 | 5.5 | V | | V <sub>EN</sub> | Input voltage, EN | | 0 | 5.5 | V | | ., | High level input valtage FNI | DGK | 2 | | | | V <sub>IH</sub> | High-level input voltage, EN | DBV | 1.8 | | V | | $V_{IL}$ | Low-level input voltage, EN | | | 0.7 | V | | I <sub>OUT</sub> | Continuous output current, OUT <sup>(1)</sup> | | | 2 | Α | | TJ | Operating junction temperature | | -40 | 125 | °C | | IFLT | Sink current into FLT | | 0 | 5 | mA | <sup>(1)</sup> Some package and current rating may request an ambient temperature derating of 85°C. ### 7.4 Thermal Information | | | TPS2001D | TPS2001D | | |-------------------------|------------------------------------------------|-----------------|----------------|------| | | THERMAL METRIC <sup>(1)</sup> | DBV<br>(SOT-23) | DGK<br>(VSSOP) | UNIT | | | | 5 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 220.4 | 205.5 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 89.7 | 94.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 46.9 | 126.9 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 5.2 | 24.7 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 46.2 | 125.2 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _ | _ | °C/W | | R <sub>0JA</sub> Custom | See Power DIssipation and Junction Temperature | 134.9 | 110.3 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. <sup>(3)</sup> V<sub>OUT</sub> was surged on a PCB with input and output bypassing per the *Typical Application Diagram* on the first page (except input capacitor was 22 μF) with no device failures. # 7.5 Electrical Characteristics: $T_J = T_A = 25$ °C Unless otherwise noted: $V_{IN} = 5 \text{ V}$ , $V_{EN} = V_{IN}$ , $I_{OUT} = 0 \text{ A}$ . See *Device Comparison Table*<sup>(1)</sup> for the rated current of each part number. Parametrics over a wider operational range are shown in *Electrical Characteristics:* $-40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}^{(2)}$ . | PARAMETER | | TEST CONDITIONS <sup>(2)</sup> | | MIN | TYP | MAX | UNIT | |--------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------|------|----------|------| | POWER | SWITCH | | | | | | | | | | 2-A rated output, 25°C | DGK | | 72 | 84 | mΩ | | D | | 2-A rated output, $-40^{\circ}\text{C} \le (\text{T}_{\text{J}} \text{ , T}_{\text{A}}) \le 85^{\circ}\text{C}$ | DGK | | 72 | 98 | mΩ | | R <sub>DS(on)</sub> | Input – output resistance | 2-A rated output, 25°C | DBV | | 66 | 77 | mΩ | | | | 2-A rated output, $-40^{\circ}\text{C} \le (\text{T}_{\text{J}} \text{ , T}_{\text{A}}) \le 85^{\circ}\text{C}$ | DBV | | 66 | 90 | mΩ | | CURRE | NT LIMIT | | | | | <u> </u> | | | I <sub>OS</sub> <sup>(3)</sup> | Current limit,<br>See Figure 6 | 2-A rated output | | 2.35 | 2.9 | 3.4 | А | | SUPPLY | CURRENT | | | | | | | | | Supply current, switch disabled | I <sub>OUT</sub> = 0 A | | | 0.01 | 1 | μA | | I <sub>SD</sub> | Supply current, switch disabled | $-40^{\circ}\text{C} \le (\text{T}_{\text{J}} , \text{T}_{\text{A}}) \le 85^{\circ}\text{C}, \text{ V}_{\text{IN}} = 5.5 \text{ V}, \text{ I}$ | OUT = 0 A | | | 0.01 1 | | | | Supply current, switch enabled | I <sub>OUT</sub> = 0 A | | | 60 | 70 | μA | | I <sub>SE</sub> | Supply current, switch enabled | $-40^{\circ}\text{C} \le (\text{T}_{\text{J}} , \text{T}_{\text{A}}) \le 85^{\circ}\text{C}, \text{ V}_{\text{IN}} = 5.5 \text{ V}, \text{ I}$ | OUT = 0 A | | | 85 | μА | | | | $V_{OUT} = 0 \text{ V}, V_{IN} = 5 \text{ V}, \text{ disabled, measure}$ | re I <sub>VIN</sub> | | 0.05 | 1 | | | I <sub>lkg</sub> | Leakage current | $-40^{\circ}\text{C} \le (\text{T}_{\text{J}} \text{ , T}_{\text{A}}) \le 85^{\circ}\text{C}, \text{ V}_{\text{OUT}} = 0 \text{ V},$ $\text{V}_{\text{IN}} = 5 \text{ V}, \text{ disabled, measure I}_{\text{VIN}}$ | | | | 2 | μΑ | | | | V <sub>OUT</sub> = 5 V, V <sub>IN</sub> = 0 V, measure I <sub>VOUT</sub> | | | 0.1 | 1 | | | I <sub>REV</sub> | Reverse leakage current | $-40$ °C $\leq$ (T <sub>J</sub> , T <sub>A</sub> ) $\leq$ 85°C, V <sub>OUT</sub> = 5 V, \ I <sub>VOUT</sub> | / <sub>IN</sub> = 0 V, measure | | | 5 | μΑ | | OUTPU | T DISCHARGE | | | | | <u> </u> | | | R <sub>PD</sub> | Output pulldown resistance <sup>(4)</sup> | V <sub>IN</sub> = V <sub>OUT</sub> = 5 V, disabled | | 400 | 470 | 600 | Ω | | | | | | | | | | <sup>(1)</sup> For the most current packaging and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. <sup>(2)</sup> Pulsed testing techniques maintain junction temperature approximately equal to ambient temperature <sup>(3)</sup> See Current Limit section for explanation of this parameter. <sup>(4)</sup> These parameters are provided for reference only, and do not constitute part of TI's published device specifications for purposes of TI's product warranty. # 7.6 Electrical Characteristics: -40°C ≤ T<sub>J</sub> ≤ 125°C Unless otherwise noted:4.5 V $\leq$ V<sub>IN</sub> $\leq$ 5.5 V, V<sub>EN</sub> = V<sub>IN</sub>, I<sub>OUT</sub> = 0 A, typical values are at 5 V and 25°C. | | PARAMETER | TEST CO | NDITIONS <sup>(1)</sup> | MIN | TYP | MAX | UNIT | |--------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------|------|------|------| | POWER | SWITCH | | | | | | | | _ | | 2-A rated output | DGK | | 72 | 112 | mΩ | | R <sub>DS(ON)</sub> | Input – output resistance | 2-A rated output | DBV | | 66 | 106 | mΩ | | ENABLE | INPUT (EN) | | | | | , | | | | | | DGK | 1 | 1.45 | 2 | ., | | | Threshold | Input rising | DBV | 1 | 1.45 | 1.8 | V | | | Hysteresis | | • | 0.07 | 0.13 | 0.2 | V | | | Leakage current | V <sub>EN</sub> = 0 V or 5.5 V | | -1 | 0 | 1 | μA | | CURRE | NT LIMIT | | , | | | | | | I <sub>OS</sub> <sup>(2)</sup> | Current limit,<br>See Figure 20 | 2-A rated output | | 2.3 | 2.9 | 3.6 | Α | | t <sub>IOS</sub> | Short-circuit response time <sup>(3)</sup> | $V_{IN}$ = 5 V (see Figure 6),<br>One-half full load $\rightarrow$ R <sub>SHORT</sub> =<br>Measure from application to w<br>final value | 50 mΩ,<br>then current falls below 120% of | | 2 | | μs | | SUPPLY | CURRENT | | <u> </u> | | | | | | I <sub>SD</sub> | Supply current, switch disabled | I <sub>OUT</sub> = 0 A | | | 0.01 | 10 | μA | | I <sub>SE</sub> | Supply current, switch enabled | I <sub>OUT</sub> = 0 A | | | 65 | 90 | μA | | I <sub>REV</sub> | Reverse leakage current | $V_{OUT} = 5.5 \text{ V}, V_{IN} = 0 \text{ V}, \text{ meas}$ | sure I <sub>VOUT</sub> | | 0.2 | 20 | μΑ | | UNDER | VOLTAGE LOCKOUT | | | | | | | | $V_{\text{UVLO}}$ | Rising threshold | V <sub>IN</sub> ↑ | | 3.5 | 3.75 | 4 | V | | | Hysteresis <sup>(3)</sup> | $V_{IN}\downarrow$ | | | 0.14 | | V | | FLT | | | | | | | | | | Output low voltage, FLT | I <sub>FLT</sub> = 1 mA | | | | 0.2 | V | | | OFF-state leakage | V <sub>FLT</sub> = 5.5 V | | | | 1 | μΑ | | t <sub>FLT</sub> | FLT deglitch | FLT assertion or deassertion of | deglitch | 6 | 9 | 12 | ms | | OUTPUT | T DISCHARGE | | | | | | | | R <sub>PD</sub> | Output pulldown resistance | V <sub>IN</sub> = 4 V, V <sub>OUT</sub> = 5 V, disable | d | 350 | 560 | 1200 | Ω | | ' YPD | Carput pulluowii lesistatice | $V_{IN} = 5 \text{ V}, V_{OUT} = 5 \text{ V}, \text{ disable}$ | d | 300 | 470 | 800 | 77 | | THERM | AL SHUTDOWN | | <u> </u> | | | | | | | Rising threshold (T <sub>J</sub> ) | In current limit | | 135 | | | | | | | Not in current limit | | 155 | | | °C | | | Hysteresis (3) | | | | 20 | | | Pulsed testing techniques maintain junction temperature approximately equal to ambient temperature See *Current Limit* for explanation of this parameter. # 7.7 Timing Requirements: $T_J = T_A = 25^{\circ}C$ | | | | | MIN | NOM | MAX | UNIT | |------------------|-------------------|----------------------------------------------------------------------------------------------------------------|--|-----|------|------|------| | ENAB | LE INPUT (EN) | | | | | | | | t <sub>ON</sub> | Turnon time | $V_{IN}$ = 5 V, $C_L$ = 1 μF, $R_L$ = 100 $\Omega$ , EN ↑. See Figure 1, Figure 3, and Figure 4 | | 1.2 | 1.7 | 2.2 | ms | | t <sub>OFF</sub> | Turnoff time | $V_{IN}$ = 5 V, $C_L$ = 1 μF, $R_L$ = 100 $\Omega$ , EN $\downarrow$ .<br>See Figure 1, Figure 3, and Figure 4 | | 1.7 | 2.1 | 2.5 | ms | | $t_R$ | Rise time, output | $C_L$ = 1 $\mu F$ , $R_L$ = 100 $\Omega$ , $V_{IN}$ = 5 $V$ . See Figure 2 | | 0.5 | 0.7 | 1 | ms | | t <sub>F</sub> | Fall time, output | $C_L$ = 1 $\mu F$ , $R_L$ = 100 $\Omega$ , $V_{IN}$ = 5 $V$ . See Figure 2 | | 0.3 | 0.43 | 0.55 | ms | These parameters are provided for reference only, and do not constitute part of TI's published device specifications for purposes of TI's product warranty. Figure 1. Output Rise and Fall Test Load Figure 2. Power-On and Power-Off Timing Figure 3. Enable Timing, Active High Enable Figure 4. Enable Timing, Active Low Enable Figure 5. Output Short-Circuit Parameters Figure 6. Output Characteristic Showing Current Limit # 7.8 Typical Characteristics # **Typical Characteristics (continued)** ## 8 Detailed Description #### 8.1 Overview The TPS2001D is a current-limited, power-distribution switch providing 2-A continuous load current in 5-V circuits. The device uses an N-channel MOSFET for low resistance, maintaining voltage regulation to the load. It is designed for applications where short circuits or heavy capacitive loads are encountered. Device features include enable, reverse blocking when disabled, output discharge pulldown, overcurrent protection, overtemperature protection, and deglitched fault reporting. #### 8.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated Figure 19. TPS2001D Block Diagram #### 8.3 Feature Description #### 8.3.1 Undervoltage Lockout The undervoltage lockout (UVLO) circuit disables the power switch until the input voltage reaches the UVLO turnon threshold. Built-in hysteresis prevents unwanted ON/OFF cycling due to input voltage drop from large current surges. FLT is high impedance when the TPS2001D is in UVLO. #### 8.3.2 **Enable** The logic enable input (EN), controls the power switch, bias for the charge pump, driver, and other circuits. The supply current is reduced to $\underline{\text{les}}$ s than 1 $\mu\text{A}$ when the TPS2001D is disabled. Disabling the TPS2001D immediately clears an active $\overline{\text{FLT}}$ indication. The enable input is compatible with both TTL and CMOS logic levels. The turnon and turnoff times $(t_{ON}, t_{OFF})$ are composed of a delay and a rise or fall time $(t_R, t_F)$ . The delay times are internally controlled. The rise time is controlled by both the TPS2001D and the external loading (especially capacitance). Its fall time is controlled by the loading (R and C), and the output discharge $(R_{PD})$ . An output load consisting of only a resistor experiences a fall time set by the device. An output load with parallel R and C elements experiences a fall time determined by the $(R \times C)$ time constant if it is longer than the $t_F$ . The enable must not be left open, and may be tied to VIN or GND depending on the device. ## Feature Description (continued) #### 8.3.3 Internal Charge Pump The device incorporates an internal charge pump and gate drive circuitry necessary to drive the N-channel MOSFET. The charge pump supplies power to the gate driver circuit and provides the necessary voltage to pull the gate of the MOSFET above the source. The driver incorporates circuitry that controls the rise and fall times of the output voltage to limit large current and voltage surges on the input supply, and provides built-in soft-start functionality. The MOSFET power switch blocks current from OUT to IN when turned off by the UVLO or disabled. #### 8.3.4 Current Limit The device responds to overloads by limiting output current to the static $I_{OS}$ levels shown in *Electrical Characteristics:* $T_J = T_A = 25$ °C. When an overload condition is present, the device maintains a constant output current, with the output voltage determined by $(I_{OS} \times R_{LOAD})$ . Two possible overload conditions can occur. The first overload condition occurs when either: - 1. input voltage is first applied, enable is true, and a short circuit is present (load which draws I<sub>OUT</sub> > I<sub>OS</sub>) - 2. input voltage is present and the TPS2001D is enabled into a short circuit. The output voltage is held near zero potential with respect to ground and the TPS2001D ramps the output current to $I_{OS}$ . The TPS2001D limits the current to $I_{OS}$ until the overload condition is removed or the device begins to thermal cycle. The second condition is when an overload occurs while the device is enabled and fully turned on. The device responds to the overload condition within $t_{IOS}$ (Figure 5 and Figure 6) when the specified overload (see *Electrical Characteristics:* $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ ) is applied. The response speed and shape varies with the overload level, input circuit, and rate of application. The current limit response will vary between simply settling to $I_{OS}$ , or turnoff and controlled return to $I_{OS}$ . Similar to the previous case, the TPS2001D limits the current to $I_{OS}$ until the overload condition is removed or the device begins to thermal cycle. The TPS2001D thermal cycles if an overload condition is present long enough to activate thermal limiting in any of the above cases. This is due to the relatively large power dissipation $[(V_{IN} - V_{OUT}) \times I_{OS}]$ driving the junction temperature up. The device turns off when the junction temperature exceeds 135°C (minimum) while in current limit. The device remains off until the junction temperature cools 20°C and then restarts. There are two kinds of current limit profiles typically available in TI switch products that are similar to the TPS2001D. Many older designs have an output I vs V characteristic similar to the plot labeled *Current Limit with Peaking* in Figure 20. This type of limiting can be characterized by two parameters, the current limit corner ( $I_{OC}$ ), and the short circuit current ( $I_{OS}$ ). $I_{OC}$ is often specified as a maximum value. The TPS2001D family of parts does not present noticeable peaking in the current limit, corresponding to the characteristic labeled *Flat Current Limit* in Figure 20. This is why the $I_{OC}$ parameter is not present in *Electrical Characteristics:* $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ . Figure 20. Current Limit Profiles ## Feature Description (continued) #### 8.3.5 FLT The FLT open-drain output is asserted (active low) during an overload or overtemperature condition. A 9-ms deglitch on both the rising and falling edges avoids false reporting at start-up and during transients. A current limit condition shorter than the deglitch period clears the internal timer upon termination. The deglitch timer does not integrate multiple short overloads and declare a fault. This is also true for exiting from a faulted state. An input voltage with excessive ripple and large output capacitance may interfere with operation of FLT around I<sub>OS</sub> as the ripple drives the device in and out of current limit. If the TPS2001D is in current limit and the overtemperature circuit goes active, FLT goes true immediately; however, the exiting this condition is deglitched. FLT is tripped just as the knee of the constant-current limiting is entered. Disabling the TPS2001D clears an active FLT as soon as the switch turns off. FLT is high impedance when the TPS2001D is disabled or in undervoltage lockout (UVLO). ## 8.3.6 Output Discharge A 470- $\Omega$ (typical) output discharge dissipates stored charge and leakage current on OUT when the TPS2001D is in UVLO or disabled. The pulldown circuit loses bias gradually as $V_{IN}$ decreases, causing a rise in the discharge resistance as $V_{IN}$ falls towards 0 V. The output is be controlled by an external loadings when the device is in ULVO or disabled. #### 8.4 Device Functional Modes There are no other functional modes. # 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 9.1 Application Information The TPS2001D current-limited power switch uses an N-channel MOSFET in applications requiring continuous load current. The device enters constant-current mode when the load exceeds the current limit threshold. ## 9.2 Typical Application Figure 21. Typical Application Schematic #### 9.2.1 Design Requirements For this design example, use the following input parameters: - 1. The TPS2001D operates from a 5-V to ±0.5-V input rail. - 2. What is the normal operation current, for example, the maximum allowable current drawn by portable equipment for USB 3.0 port is 900 mA, so the normal operation current is 900 mA, and the minimum current limit of power switch must exceed 900 mA to avoid false trigger during normal operation. - 3. What is the maximum allowable current provided by up-stream power, the maximum current limit of power switch that must lower it to ensure power switch can protect the up-stream power when overload is encountered at the output of power switch. #### 9.2.2 Detailed Design Procedure To begin the design process a few parameters must be decided upon. The designer must know the following: - 1. Normal input operation voltage - 2. Output continuous current - 3. Maximum up-stream power supply output current #### 9.2.2.1 Input and Output Capacitance Input and output capacitance improves the performance of the device; the actual capacitance must be optimized for the particular application. For all applications, TI recommends placing a 0.1-µF or greater ceramic bypass capacitor between IN and GND, as close to the device as possible for local noise decoupling. All protection circuits have the potential for input voltage overshoots and output voltage undershoots. ## **Typical Application (continued)** Input voltage overshoots can be caused by either of two effects. The first cause is an abrupt application of input voltage in conjunction with input power bus inductance and input capacitance when the IN terminal is high impedance (before turnon). Theoretically, the peak voltage is 2x the applied. The second cause is due to the abrupt reduction of output short-circuit current when the TPS2001D turns off and energy stored in the input inductance drives the input voltage high. Input voltage droops may also occur with large load steps; and, as the TPS2001D output is shorted. Applications with large input inductance (for example, connecting the evaluation board to the bench power-supply through long cables) may require large input capacitance to reduce the voltage overshoot from exceeding the absolute maximum voltage of the device. The fast current limit speed of the TPS2001D responding to hard output short circuits isolates the input bus from faults. However, ceramic input capacitance in the range of 1 $\mu$ F to 22 $\mu$ F adjacent to the TPS2001D input aids in both speeding the response time and limiting the transient seen on the input power bus. Momentary input transients to 6.5 V are permitted. Output voltage undershoot is caused by the inductance of the output power bus just after a short has occurred and the TPS2001D has abruptly reduced OUT current. Energy stored in the inductance drives the OUT voltage down and potentially negative as it discharges. Applications with large output inductance (such as from a cable) benefit from use of a high-value output capacitor to control the voltage undershoot. When implementing USB standard applications, a 120- $\mu$ F minimum output capacitance is required. Typically a 150- $\mu$ F electrolytic capacitor is used, which is sufficient to control voltage undershoots. However, if the application does not require 120 $\mu$ F of capacitance, and there is potential to drive the output negative, then TI recommends a minimum of 10- $\mu$ F ceramic capacitance on the output. The voltage undershoot must be controlled to less than 1.5 V for 10 $\mu$ s. #### 9.2.3 Application Curves Submit Documentation Feedback Copyright © 2017, Texas Instruments Incorporated # 10 Power Supply Recommendations Design of the devices is for operation from an input voltage supply range of 4.5 V to 5.5 V. The current capability of the power supply should exceed the maximum current limit of the power switch. # 11 Layout # 11.1 Layout Guidelines - 1. Place the 100-nF bypass capacitor near the IN and GND pins, and make the connections using a low inductance trace. - 2. Place at least 10-μF low ESR ceramic capacitor near the OUT and GND pins, and make the connections using a low inductance trace. ## 11.2 Layout Example Figure 25. DGK Package PCB Layout Example Figure 26. DBV Package PCB Layout Example ## 11.3 Power Dissipation and Junction Temperature It is good design practice to estimate power dissipation and maximum expected junction temperature of the TPS2001D. The system designer can control choices of package, proximity to other power dissipating devices, and printed-circuit board (PCB) design based on these calculations. These have a direct influence on maximum junction temperature. Other factors, such as airflow and maximum ambient temperature, are often determined by system considerations. It is important to remember that these calculations do not include the effects of adjacent heat sources, and enhanced or restricted air flow. Addition of extra PCB copper area around these devices is recommended to reduce the thermal impedance and maintain the junction temperature as low as practical. The lower junction temperatures achieved by soldering the pad improve the efficiency and reliability of both the TPS2001D part and the system. The following examples were used to determine the $\theta_{JA}$ Custom thermal impedances noted in *Thermal Information*. They were based on use of the JEDEC high-k circuit board construction (2 signal and 2 plane) with 4, 1-oz. copper weight, layers. The $\theta_{JA}$ is 110.3°C/W. These values may be used in Equation 1 to determine the maximum junction temperature. As shown in Equation 1, the following procedure requires iteration because power loss is due to the internal MOSFET $I^2 \times R_{DS(ON)}$ , and $R_{DS(ON)}$ is a function of the junction temperature. As an initial estimate, use the $R_{DS(ON)}$ at 125°C from the *Typical Characteristics*, and the preferred package thermal resistance for the preferred board construction from the *Thermal Information* table. $$T_J = T_A + ((I_{OUT}^2 \times R_{DS(ON)}) \times \theta_{JA})$$ #### where - I<sub>OUT</sub> = rated OUT pin current (A) - $R_{DS(ON)}$ = Power switch ON-resistance at an assumed $T_J(\Omega)$ - T<sub>A</sub> = Maximum ambient temperature (°C) - T<sub>1</sub> = Maximum junction temperature (°C) - $\theta_{JA}$ = Thermal resistance (°C/W) (1) If the calculated $T_J$ is substantially different from the original assumption, estimate a new value of $R_{DS(ON)}$ using the typical characteristic plot and recalculate. If the resulting $T_{II}$ is not less than 125°C, try a PCB construction or a package with lower $\theta_{IA}$ . ## 12 Device and Documentation Support #### 12.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 12.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.4 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 12.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 25-Feb-2022 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS2001DDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1E6L | Samples | | TPS2001DDBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1E6L | Samples | | TPS2001DDGK | ACTIVE | VSSOP | DGK | 8 | 80 | RoHS & Green | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | 1D6K | Samples | | TPS2001DDGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | RoHS & Green | NIPDAUAG SN | Level-2-260C-1 YEAR | -40 to 125 | 1D6K | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE**: TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # **PACKAGE OPTION ADDENDUM** www.ti.com 25-Feb-2022 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2022 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE # \*All dimensions are nominal | All difficultions are nominal | | | | | | | | | | | | | |-------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | TPS2001DDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS2001DDBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS2001DDGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TPS2001DDGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | www.ti.com 5-Jan-2022 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS2001DDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS2001DDBVT | SOT-23 | DBV | 5 | 250 | 210.0 | 185.0 | 35.0 | | TPS2001DDGKR | VSSOP | DGK | 8 | 2500 | 366.0 | 364.0 | 50.0 | | TPS2001DDGKR | VSSOP | DGK | 8 | 2500 | 366.0 | 364.0 | 50.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Jan-2022 # **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------|--------------|--------------|------|-----|--------|--------|--------|--------| | TPS2001DDGK | DGK | VSSOP | 8 | 80 | 330 | 6.55 | 500 | 2.88 | # DGK (S-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. # DGK (S-PDSO-G8) # PLASTIC SMALL OUTLINE PACKAGE #### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>8.</sup> Board assembly site may have different recommendations for stencil design. # IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated