# LOW SKEW, 1-TO-2 LVCMOS / LVTTL FANOUT BUFFER W/ COMPLEMENTARY OUTPUT

# ICS8302-01

DATA SHEET

## **GENERAL DESCRIPTION**

HiPerClockS™

The ICS8302-01 is a low skew, 1-to-2 LVCMOS/LVTTL Fanout Buffer w/Complementary Output and a member of the HiPerClockS™ family of High Performance Clock Solutions from ICS. The ICS8302-01 has a single ended

clock input. The single ended clock input accepts LVCMOS or LVTTL input levels. The ICS8302-01 is characterized at full 3.3V for input  $V_{DD}$ , and mixed 3.3V and 2.5V for output operating supply modes ( $V_{DDO}$ ). Guaranteed output and part-to-part skew characteristics make the ICS8302-01 ideal for clock distribution applications demanding well defined performance and repeatability.

### **F**EATURES

- Complementary LVCMOS / LVTTL output
- LVCMOS / LVTTL clock input accepts LVCMOS or LVTTL input levels
- Maximum output frequency: 250MHz
- Output skew: 165ps (maximum)
- Part-to-part skew: 800ps (maximum)
- Small 8 lead SOIC package saves board space
- Full 3.3V or 3.3V core, 2.5V supply modes
- 0°C to 70°C ambient operating temperature
- · Industrial temperature information available upon request

# **BLOCK DIAGRAM**



### **PIN ASSIGNMENT**

| Vddo 🗌 1 | 8 🗆 Q   |
|----------|---------|
| Vdd 🗆 2  | 7 🗆 GND |
| CLK 🗆 3  | 6 VDDO  |
| GND 🗆 4  | 5 🗌 nQ  |

ICS8302-01 8-Lead SOIC 3.8mm x 4.8mm, x 1.47mm package body M Package Top View

### TABLE 1. PIN DESCRIPTIONS

| Number | Name             | Туре   |          | Description                                                  |
|--------|------------------|--------|----------|--------------------------------------------------------------|
| 1, 6   | V <sub>DDO</sub> | Power  |          | Output supply pins.                                          |
| 2      | V <sub>DD</sub>  | Power  |          | Core supply pin.                                             |
| 3      | CLK              | Input  | Pulldown | LVCMOS / LVTTL clock input.                                  |
| 4,7    | GND              | Power  |          | Power supply ground.                                         |
| 5      | nQ               | Output |          | Complementary clock output. LVCMOS / LVTTL interface levels. |
| 8      | Q                | Output |          | Clock output. LVCMOS / LVTTL interface levels.               |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

### TABLE 2. PIN CHARACTERISTICS

| Symbol                | Parameter                     | Test Conditions                                     | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------------|-----------------------------------------------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance             |                                                     |         |         | 4       | pF    |
| <u>_</u>              | Power Dissipation Capacitance | $V_{DD}, V_{DDO} = 3.465V$                          |         | 22      |         | pF    |
| C <sub>PD</sub>       | (per output)                  | V <sub>DD</sub> = 3.465V, V <sub>DDO</sub> = 2.625V |         | 16      |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor         |                                                     |         | 51      |         | KΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor       |                                                     |         | 51      |         | KΩ    |
| R <sub>OUT</sub>      | Output Impedance              |                                                     |         | 7       |         | Ω     |

#### Absolute Maximum Ratings

| Supply Voltage, $V_{DD}$                                 | 4.6V                             |
|----------------------------------------------------------|----------------------------------|
| Inputs, V <sub>I</sub>                                   | -0.5V to V_{_{\rm DD}}+ 0.5 V    |
| Outputs, V <sub>o</sub>                                  | -0.5V to $V_{\text{DDO}}$ + 0.5V |
| Package Thermal Impedance, $\boldsymbol{\theta}_{_{JA}}$ | 112.7°C/W (0 lfpm)               |
| Storage Temperature, $T_{_{STG}}$                        | -65°C to 150°C                   |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| TABLE 3A. POWER SUPPLY DC CHARACTERISTICS, | $V_{DD} = V_{DD}$ | о = 3.3V±5%, Та = 0°С то | o 70°C |
|--------------------------------------------|-------------------|--------------------------|--------|
|--------------------------------------------|-------------------|--------------------------|--------|

| Symbol           | Parameter                   | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Core Supply Voltage         |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DDO</sub> | Output Power Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>DD</sub>  | Power Supply Current        |                 |         |         | 13      | mA    |
| I <sub>DDO</sub> | Output Supply Current       |                 |         |         | 4       | mA    |

### TABLE 3B. LVCMOS / LVTTL DC CHARACTERISTICS, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , TA = 0°C to 70°C

| Symbol          | Parameter           |     | Test Conditions                        | Minimum | Typical | Maximum               | Units |
|-----------------|---------------------|-----|----------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage  |     |                                        | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage   |     |                                        | -0.3    |         | 1.3                   | V     |
| I <sub>IH</sub> | Input High Current  | CLK | $V_{DD} = V_{IN} = 3.465V$             |         |         | 150                   | μA    |
| I <sub>IL</sub> | Input Low Current   | CLK | $V_{_{DD}} = 3.465 V, V_{_{IN}} = 0 V$ | -5      |         |                       | μA    |
| V               |                     |     | 50 $\Omega$ to V <sub>DDO</sub> /2     | 2.6     |         |                       | V     |
| V <sub>он</sub> | Output High Voltage |     | Ι <sub>ΟΗ</sub> = -100μΑ               | 2.9     |         |                       | V     |
| V               |                     |     | 50 $\Omega$ to V <sub>DDO</sub> /2     |         |         | 0.5                   | V     |
| V <sub>ol</sub> | Output Low Voltage  |     | I <sub>oL</sub> = 100μΑ                |         |         | 0.2                   | V     |

### Table 4A. AC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , TA = 0°C to 70°C

| Symbol                          | Parameter                              | Test Conditions            | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------------------|----------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                       |                            |         |         | 250     | MHz   |
| tp <sub>LH</sub>                | Propagation Delay, Low-to-High; NOTE 1 |                            | 1.8     | 2.18    | 2.7     | ns    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 2, 4                 |                            |         | 50      | 165     | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part Skew; NOTE 3, 4           |                            |         |         | 800     | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                  | 20% to 80%                 | 300     |         | 800     | ps    |
| odo                             |                                        | <i>f</i> ≤ 133MHz          | 45      |         | 55      | %     |
| odc                             | Output Duty Cycle                      | 133MHz < <i>f</i> ≤ 250MHz | 40      |         | 60      | %     |

NOTE 1: Measured from  $V_{_{\rm DD}}\!/2$  of the input to  $V_{_{\rm DDO}}\!/2$  of the output.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at  $V_{_{DDO}}/2$ .

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages

and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at  $V_{ppo}/2$ .

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

| Symbol           | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-------------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Positive Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DDO</sub> | Output Supply Voltage   |                 | 2.375   | 2.5     | 2.625   | V     |
| I <sub>DD</sub>  | Power Supply Current    |                 |         |         | 13      | mA    |
| I <sub>DDO</sub> | Output Supply Current   |                 |         |         | 4       | mA    |

TABLE 3C. Power Supply DC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $V_{DDO} = 2.5V \pm 5\%$ , TA = 0°C to 70°C

TABLE 3D. LVCMOS / LVTTL DC CHARACTERISTICS,  $V_{DD} = 3.3V \pm 5\%$ ,  $V_{DDO} = 2.5V \pm 5\%$ , TA = 0°C to 70°C

| Symbol          | Parameter           |     | Test Conditions                        | Minimum | Typical | Maximum               | Units |
|-----------------|---------------------|-----|----------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage  |     |                                        | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage   |     |                                        | -0.3    |         | 1.3                   | V     |
| I <sub>IH</sub> | Input High Current  | CLK | $V_{DD} = V_{IN} = 3.465V$             |         |         | 150                   | μA    |
| I <sub>IL</sub> | Input Low Current   | CLK | $V_{_{DD}} = 3.465 V, V_{_{IN}} = 0 V$ | -5      |         |                       | μA    |
| V               | Output High Voltage |     | 50 $\Omega$ to V <sub>DDO</sub> /2     | 1.8     |         |                       | V     |
| V <sub>OH</sub> | Output High Voltage | 5   | I <sub>OH</sub> = -100μA               | 2.2     |         |                       | V     |
| V               |                     |     | 50 $\Omega$ to V <sub>DDO</sub> /2     |         |         | 0.5                   | V     |
| V <sub>ol</sub> | Output Low Voltage  |     | I <sub>OL</sub> = 100μΑ                |         |         | 0.2                   | V     |

TABLE 4B. AC CHARACTERISTICS,  $V_{DD} = 3.3V \pm 5\%$ ,  $V_{DDO} = 2.5V \pm 5\%$ , TA = 0°C to 70°C

| Symbol                          | Parameter                              | Test Conditions            | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------------------|----------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                       |                            |         |         | 250     | MHz   |
| tp <sub>∟н</sub>                | Propagation Delay, Low-to-High; NOTE 1 |                            | 1.9     |         | 2.9     | ns    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 2, 4                 |                            |         |         | 250     | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part Skew; NOTE 3, 4           |                            |         |         | 900     | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                  | 20% to 80%                 | 250     |         | 650     | ps    |
| odo                             |                                        | <i>f</i> ≤ 133MHz          | 45      |         | 55      | %     |
| odc                             | Output Duty Cycle                      | 133MHz < <i>f</i> ≤ 250MHz | 40      |         | 60      | %     |

NOTE 1: Measured from  $V_{DD}/2$  of the input to  $V_{DDO}/2$  of the output. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at  $V_{DDO}/2$ .

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at  $V_{DDO}/2$ .

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.



# **RELIABILITY INFORMATION**

# TABLE 5. $\boldsymbol{\theta}_{JA} \text{vs.}$ Air Flow Table

| $\theta_{JA}$ by Velocity                    | (Linear Feet per | Minute)   |           |
|----------------------------------------------|------------------|-----------|-----------|
|                                              | 0                | 200       | 500       |
| Single-Layer PCB, JEDEC Standard Test Boards | 153.3°C/W        | 128.5°C/W | 115.5°C/W |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 112.7°C/W        | 103.3°C/W | 97.1°C/W  |

TRANSISTOR COUNT

The transistor count for ICS8302-01 is: 322

#### PACKAGE OUTLINE - SUFFIX M





TABLE 6. PACKAGE DIMENSIONS

| SYMBOL | Millimeters |         |  |
|--------|-------------|---------|--|
|        | MINIMUN     | MAXIMUM |  |
| N      | 8           |         |  |
| А      | 1.35        | 1.75    |  |
| A1     | 0.10        | 0.25    |  |
| В      | 0.33        | 0.51    |  |
| С      | 0.19        | 0.25    |  |
| D      | 4.80        | 5.00    |  |
| E      | 3.80        | 4.00    |  |
| е      | 1.27 BASIC  |         |  |
| Н      | 5.80        | 6.20    |  |
| h      | 0.25        | 0.50    |  |
| L      | 0.40        | 1.27    |  |
| α      | 0°          | 8°      |  |

Reference Document: JEDEC Publication 95, MS-012

#### TABLE 7. ORDERING INFORMATION

| Part/Order Number | Marking | Package                      | Count       | Temperature |
|-------------------|---------|------------------------------|-------------|-------------|
| ICS8302AM-01      | 8302A01 | 8 lead SOIC                  | 96 per tube | 0°C to 70°C |
| ICS8302AM-01T     | 8302A01 | 8 lead SOIC on Tape and Reel | 2500        | 0°C to 70°C |

While the information presented herein has been checked for both accuracy and reliability. Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.

# Innovate with IDT and accelerate your future networks. Contact:

# www.IDT.com

#### For Sales

800-345-7015 408-284-8200 Fax: 408-284-2775

### For Tech Support

clockhelp@idt.com 408-284-8200

#### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.)

#### Asia Pacific and Japan

Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505

#### Europe

IDT Europe, Limited Prime House Barnett Wood Lane Leatherhead, Surrey United Kingdom KT22 7DE +44 1372 363 339



© 2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA