

#### Low drop out linear voltage regulator





#### **Features**

- Output voltage 5 V ±2%
- Current capability 200 mA
- · Ultra low current consumption
- · Very low dropout voltage
- Watchdog circuit for monitoring a microprocessor with programmable load-dependent activating threshold
- Reset circuit sensing the output voltage with programmable switching threshold and delay time
- Reset output active low down to V<sub>O</sub> = 1 V
- · Separated reset and watchdog output
- Excellent line transient robustness
- Maximum input voltage V<sub>1</sub> = -42 V to +45 V
- Reverse polarity protection
- · Short circuit protected
- Overtemperature shutdown
- Automotive temperature range  $T_i = -40$ °C to +150°C
- Available in a small thermally enhanced PG-SSOP-14 package
- Green Product (RoHS Compliant)

### **Potential applications**

General automotive applications.

#### **Product validation**

Qualified for automotive applications. Product validation according to AEC-Q100.

## Description

The OPTIREG™ Linear TLE4678 is a monolithic integrated low dropout fixed output voltage regulator for loads up to 200 mA. An input voltage of up to 45 V is regulated to an output voltage of 5 V. The integrated reset and watchdog function, as well as several protection circuits, combined with a wide operating temperature range offered by the TLE4678GM make it suitable for supplying microprocessor systems in automotive environments.



#### Low drop out linear voltage regulator



The watchdog circuitry will be disabled in case the output current drops below a programmable threshold, enabling a microcontroller to switch to stand-by mode. Modifying the reset threshold is possible by an optional resistor divider.

The TLE4678GM is available in a PG-DSO-14 package which makes it pin-compatible to the TLE4278, as well as in a small thermally enhanced PG-SSOP-14 exposed pad package.

| Туре      | Package    | Marking   |
|-----------|------------|-----------|
| TLE4678GM | PG-DSO-14  | TLE4678GM |
| TLE4678EL | PG-SSOP-14 | TLE4678   |

### Low drop out linear voltage regulator



## **Table of contents**

|                 | Features                                                       | 1    |
|-----------------|----------------------------------------------------------------|------|
|                 | Potential applications                                         | 1    |
|                 | Product validation                                             | 1    |
|                 | Description                                                    | 1    |
|                 | Table of contents                                              | 3    |
| 1               | Block Diagram                                                  |      |
| -<br>2          | Pin configuration                                              |      |
| <b>-</b><br>2.1 | Pin assignment PG-DSO-14                                       |      |
| 2.2             | Pin definitions and functions PG-DSO-14                        | 5    |
| 2.3             | Pin assignment PG-SSOP-14                                      |      |
| 2.4             | Pin definitions and functions PG-SSOP-14                       |      |
| 3               | General product characteristics                                |      |
| 3.1             | Absolute maximum ratings                                       |      |
| 3.2<br>3.3      | Functional range                                               |      |
|                 |                                                                |      |
| <b>4</b><br>4.1 | Voltage regulator                                              |      |
| 4.1<br>4.2      | Electrical characteristics voltage regulator                   |      |
| 4.3             | Typical performance characteristics voltage regulator          |      |
| 5               | Current consumption                                            | . 16 |
| 5.1             | Electrical characteristics current consumption                 |      |
| 5.2             | Typical performance characteristics current consumption        | . 17 |
| 6               | Reset function                                                 |      |
| 6.1             | Description reset function                                     |      |
| 6.2             | Electrical characteristics reset function                      |      |
| 6.3             | Typical performance characteristics reset function             |      |
| <b>7</b>        | Watchdog function                                              |      |
| 7.1<br>7.2      | Description Electrical characteristics watchdog function       |      |
| 7.3             | Typical performance characteristics standard watchdog function |      |
| 8               | Application information                                        |      |
| 8.1             | Application diagram                                            |      |
| 8.2             | Selection of external components                               |      |
| 8.2.1           | Input pin                                                      |      |
| 8.2.2           | Output pin                                                     |      |
| 8.3<br>8.4      | Thermal considerations                                         |      |
|                 |                                                                |      |
| 9               | Package information                                            |      |
| 10              | Revision history                                               | . 36 |

3



**Block Diagram** 

## 1 Block Diagram

For details on the circuit blocks see the respective section in this datasheet.



Figure 1 Block diagram and simplified application circuit



Pin configuration

## 2 Pin configuration

### 2.1 Pin assignment PG-DSO-14



Figure 2 Pin assignment PG-DSO-14 package

### 2.2 Pin definitions and functions PG-DSO-14

| Pin                    | Symbol | Function                                                                                                                                                                                                                                                                                                                    |
|------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                      | WO     | Watchdog output Open collector output with an internal pull-up resistor to the output Q. An additional external pull-up resistor to the output Q is optional. Leave open if the watchdog function is not needed.                                                                                                            |
| 2                      | WADJ   | Watchdog activating threshold adjust An external resistor to GND determines the watchdog activating threshold. Connect directly to GND for disabling the watchdog. Connect directly to GND if the watchdog function is not needed. Connect to output Q via 270 k $\Omega$ resistor for permanently activating the watchdog. |
| 3, 4, 5,<br>10, 11, 12 | GND    | IC ground Interconnect the GND pins on PCB. Connect to heat sink area.                                                                                                                                                                                                                                                      |
| 6                      | D      | Reset delay and watchdog timing Connect a ceramic capacitor D (pin 6) to GND for reset delay and watchdog timing adjustment. Leave only open if both the reset and the watchdog function are not needed.                                                                                                                    |
| 7                      | RADJ   | Reset switching threshold adjust For reset threshold adjustment connect to a voltage divider from output Q to GND. For triggering the reset at the internally determined threshold, connect this pin directly to GND. Connect directly to GND if the reset function is not needed.                                          |

### Low drop out linear voltage regulator



#### Pin configuration

| Pin | Symbol | Function                                                                                                                                                                                                   |
|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8   | WI     | Watchdog input Positive edge triggered input, usable for microcontroller monitoring. Connect to GND if the watchdog function is not needed.                                                                |
| 9   | Q      | <b>5 V regulator output</b> Block to GND with a capacitor close to the IC pins, respecting capacitance and ESR requirements given in the <b>Chapter 3.2</b> .                                              |
| 13  | 1      | Regulator input and IC supply For compensating line influences, a capacitor to GND close to the IC pins is recommended.                                                                                    |
| 14  | RO     | Reset output Open collector output with an internal pull-up resistor to the output Q. An additional external pull-up resistor to the output Q is optional. Leave open if the reset function is not needed. |

### 2.3 Pin assignment PG-SSOP-14



Figure 3 Pin assignment PG-SSOP-14 package

### 2.4 Pin definitions and functions PG-SSOP-14

| Pin | Symbol | Function                                                                                                                                                                                                                                                                                                                    |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | WO     | Watchdog output  Open collector output with an internal pull-up resistor to the output Q.  An additional external pull-up resistor to the output Q is optional.  Leave open if the watchdog function is not needed.                                                                                                         |
| 3   | WADJ   | Watchdog activating threshold adjust An external resistor to GND determines the watchdog activating threshold. Connect directly to GND for disabling the watchdog. Connect directly to GND if the watchdog function is not needed. Connect to output Q via 270 k $\Omega$ resistor for permanently activating the watchdog. |

## Low drop out linear voltage regulator



### Pin configuration

| Pin                | Symbol | Function                                                                                                                                                                             |
|--------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4                  | GND    | IC ground Interconnect with the exposed pad and heatsink area on PCB.                                                                                                                |
|                    |        |                                                                                                                                                                                      |
| 5                  | D      | Reset delay and watchdog timing Connect a ceramic capacitor D (pin 5) to GND for reset delay and watchdog timing adjustment.                                                         |
|                    |        | Leave only open if both, the reset and the watchdog function are not needed.                                                                                                         |
| 7                  | RADJ   | Reset switching threshold adjust                                                                                                                                                     |
|                    |        | For reset threshold adjustment connect to a voltage divider from output Q to GND. For triggering the reset at the internally determined threshold, connect this pin directly to GND. |
|                    |        | Connect directly to GND if the reset function is not needed.                                                                                                                         |
| 8                  | WI     | Watchdog input                                                                                                                                                                       |
|                    |        | Positive edge triggered input, usable for microcontroller monitoring. Connect to GND if the watchdog function is not needed.                                                         |
| 10                 | Q      | <b>5 V regulator output</b> Block to GND with a capacitor close to the IC pins, respecting capacitance and ESR requirements given in the <b>Chapter 3.2</b> .                        |
| 12                 | 1      | Regulator input and IC supply For compensating line influences, a capacitor to GND close to the IC pins is recommended.                                                              |
| 14                 | RO     | Reset output                                                                                                                                                                         |
|                    |        | Open collector output with an internal pull-up resistor to the output Q.                                                                                                             |
|                    |        | An additional external pull-up resistor to the output Q is optional.                                                                                                                 |
|                    |        | Leave open if the reset function is not needed.                                                                                                                                      |
| 2, 6, 9,<br>11, 13 | n. c.  | Internally not connected Connection to GND on PCB recommended.                                                                                                                       |
| Exposed            | pad    | Connect to heat sink area on PCB. Interconnect with GND.                                                                                                                             |

#### Low drop out linear voltage regulator



**General product characteristics** 

#### 3 **General product characteristics**

#### 3.1 Absolute maximum ratings

#### Absolute maximum ratings1) Table 1

 $T_i = -40$ °C to +150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                 | Symbol               | Values |      |      | Unit | Note or Test Condition                                           | Number   |  |
|-------------------------------------------|----------------------|--------|------|------|------|------------------------------------------------------------------|----------|--|
|                                           |                      | Min.   | Тур. | Max. |      |                                                                  |          |  |
| Voltage rating                            | +                    |        |      | 1    | -    |                                                                  |          |  |
| Regulator input and IC supply I           | $V_{I}$              | -42    | _    | 45   | V    | -                                                                | P_4.1.1  |  |
| Regulator output Q                        | $V_{\rm Q}$          | -1     | _    | 7    | V    | -                                                                | P_4.1.2  |  |
| Reset output RO                           | $V_{RO}$             | -0.3   | -    | 7    | V    | -                                                                | P_4.1.3  |  |
| Reset delay and watchdog timing D         | $V_{D}$              | -0.3   | _    | 7    | V    | _                                                                | P_4.1.4  |  |
| Reset Switching threshold adjust RADJ     | $V_{RADJ}$           | -0.3   | _    | 7    | V    | -                                                                | P_4.1.5  |  |
| Watchdog input WI                         | $V_{\mathrm{WI}}$    | -0.3   | _    | 7    | V    | -                                                                | P_4.1.6  |  |
| Watchdog output WO                        | $V_{ m WO}$          | -0.3   | _    | 7    | V    | -                                                                | P_4.1.7  |  |
| Watchdog activating threshold adjust WADJ | $V_{WADJ}$           | -0.3   | _    | 7    | V    | -                                                                | P_4.1.8  |  |
| Temperature                               | *                    |        | 1    |      |      |                                                                  |          |  |
| Junction temperature                      | $T_{\rm j}$          | -40    | _    | 150  | °C   | -                                                                | P_4.1.9  |  |
| Storage temperature                       | $T_{\rm stg}$        | -55    | _    | 150  | °C   | -                                                                | P_4.1.10 |  |
| ESD susceptibility                        |                      |        |      |      |      |                                                                  |          |  |
| ESD resistivity                           | V <sub>ESD,HBM</sub> | -3     | _    | 3    | kV   | Human Body Model <sup>2)</sup><br>Pin 13 (Input) only.           | P_4.1.11 |  |
|                                           |                      | -2     | -    | 2    | kV   | Human Body Model <sup>2)</sup><br>All pins except pin 13 (Input) | P_4.1.12 |  |
|                                           | $V_{\rm ESD,CDM}$    | -1     | _    | 1    | kV   | Charged Device Model 3)                                          | P_4.1.13 |  |

<sup>1)</sup> Not subject to production test, specified by design.

Note:

Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

<sup>2)</sup> ESD susceptibility, Human Body Model "HBM" according to EIA/JESD 22-A114B.

<sup>3)</sup> ESD susceptibility, Charged Device Model "CDM" according to EIA/JESD22-C101 or ESDA STM5.3.1.

#### Low drop out linear voltage regulator



#### **General product characteristics**

#### 3.2 **Functional range**

Table 2 **Functional range** 

| Parameter                                | Symbol                      | Values                   |      |      | Unit | <b>Note or Test Condition</b>                                                                        | Number  |
|------------------------------------------|-----------------------------|--------------------------|------|------|------|------------------------------------------------------------------------------------------------------|---------|
|                                          |                             | Min.                     | Тур. | Max. | 1    |                                                                                                      |         |
| Input voltage range for normal operation | $V_{I(nor)}$                | $V_{\rm Q} + V_{\rm dr}$ | _    | 45   | V    | 1)                                                                                                   | P_4.2.1 |
| Extended input voltage range             | $V_{I(ext)}$                | 3.3                      | _    | 45   | V    | 2)                                                                                                   | P_4.2.2 |
| Input voltage transient immunity         | $\Delta V_{\rm I}/\Delta t$ | -10                      | _    | 20   | V/µs | $\Delta V_{\rm I} \le 10 \text{ V}; V_{\rm I} > 9 \text{ V};$<br>No trigger of WO, RO. <sup>3)</sup> | P_4.2.3 |
| Junction temperature                     | T <sub>j</sub>              | -40                      | _    | 150  | °C   | _                                                                                                    | P_4.2.4 |
| Output capacitor requirements            | $C_{Q}$                     | 10                       | -    | _    | μF   | 4)                                                                                                   | P_4.2.5 |
|                                          | ESR <sub>CQ</sub>           | _                        | _    | 3    | Ω    | 5)                                                                                                   | P_4.2.6 |

- 1) For specification of the output voltage  $V_Q$  and the dropout voltage  $V_{dr}$ , see **Chapter 4**.
- 2) The output voltage  $V_0$  will follow the input voltage, but is outside the specified range. For details see Chapter 4.
- 3) Transient measured directly at the input pin. Not subject to production test, specified by design.
- 4) The minimum output capacitance requirement is applicable for a worst case capacitance tolerance of 30%.
- 5) Relevant ESR value at f = 10 kHz.

Note:

Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

### Low drop out linear voltage regulator



#### **General product characteristics**

#### 3.3 Thermal resistance

This thermal data was generated in accordance with JEDEC JESD51 standards. Note:

For more information, go to www.jedec.org.

Table 3 Thermal resistance

| Parameter                  | Symbol      | Values |       |      | Unit | <b>Note or Test Condition</b>                             | Number         |
|----------------------------|-------------|--------|-------|------|------|-----------------------------------------------------------|----------------|
|                            |             | Min.   | Тур.  | Max. |      |                                                           |                |
| TLE4678GM (PG-DSO-14)      |             |        | - 11: |      |      | -1                                                        | <del>- 1</del> |
| Junction – Soldering point | $R_{thJSP}$ | -      | 27    | -    | K/W  | Pins 3 - 5 and 10 - 12 fixed to $T_{\rm A}^{-1}$          | P_4.3.1        |
| Junction – Ambient         | $R_{thJA}$  | _      | 104   | _    | K/W  | Footprint only 1) 2)                                      | P_4.3.2        |
|                            |             | -      | 73    | -    | K/W  | 300 mm <sup>2</sup> PCB<br>heatsink area <sup>1) 2)</sup> | P_4.3.3        |
|                            |             | -      | 65    | -    | K/W  | 600 mm <sup>2</sup> PCB<br>heatsink area <sup>1) 2)</sup> | P_4.3.4        |
|                            |             | _      | 63    | _    | K/W  | 2s2p PCB 1) 3)                                            | P_4.3.5        |
| TLE4678EL (PG-SSOP-14)     |             |        | - 11: |      |      | -1                                                        |                |
| Junction to case           | $R_{thJC}$  | _      | 10    | _    | K/W  | 1)                                                        | P_4.3.6        |
| Junction to ambient        | $R_{thJA}$  | _      | 140   | -    | K/W  | Footprint only 1) 2)                                      | P_4.3.7        |
|                            |             | -      | 63    | -    | K/W  | 300 mm <sup>2</sup> PCB<br>heatsink area <sup>1) 2)</sup> | P_4.3.8        |
|                            |             | _      | 53    | -    | K/W  | 600 mm <sup>2</sup> PCB<br>heatsink area <sup>1) 2)</sup> | P_4.3.9        |
|                            |             | _      | 47    | _    | K/W  | 2s2p PCB <sup>1) 3)</sup>                                 | P_4.3.10       |

<sup>1)</sup> Not subject to production test; specified by design.

Specified  $R_{\rm thJA}$  value is according to JEDEC JESD 51-3 at natural convection on FR4 1s0p board; The product (chip+package) was simulated on a 76.2  $\times$  114.3  $\times$  1.5 mm<sup>3</sup> board with 1 copper layer (1  $\times$  70  $\mu$ m Cu).

<sup>3)</sup> Specified  $R_{\rm thJA}$  value is according to JEDEC JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The product (chip+package) was simulated on a 76.2 × 114.3 × 1.5 mm<sup>3</sup> board with 2 inner copper layers (2 × 70 μm Cu, 2 × 35 µm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.



Voltage regulator

#### 4 Voltage regulator

#### 4.1 Description voltage regulator

The output voltage  $V_Q$  is controlled by comparing a portion of it to an internal reference and driving a PNP pass transistor accordingly. Saturation control as a function of the load current prevents any oversaturation of the pass element. The control loop stability depends on the output capacitor  $C_Q$ , the load current, the chip temperature and the poles/zeros introduced by the integrated circuit. To ensure stable operation, the output capacitor's capacitance and its equivalent series resistor ESR requirements given in the table **Table 3.2** have to be maintained. For details see also the typical performance graph "Output Capacitor Series Resistor  $ESR_{CQ}$  vs. Output Current  $I_O$ ". Also, the output capacitor shall be sized to buffer load transients.

An input capacitor  $C_1$  is not needed for the control loop stability, but recommended to buffer line influences. Connect the capacitors close to the IC terminals.

Protection circuitry prevents the IC as well as the application from destruction in case of catastrophic events. These safeguards contain output current limitation, reverse polarity protection as well as thermal shutdown in case of overtemperature.

In order to avoid excessive power dissipation that could never be handled by the pass element and the package, the maximum output current is decreased at input voltages above  $V_1 = 22 \text{ V}$ .

The thermal shutdown circuit prevents the IC from immediate destruction under fault conditions (e.g. output continuously short-circuited) by switching off the power stage. After the chip has cooled down, the regulator restarts. This leads to an oscillatory behavior of the output voltage until the fault is removed. However, a junction temperature above 150°C is outside the maximum rating and therefore reduces the IC lifetime.

The TLE4678GM allows a negative supply voltage. However, several small currents are flowing into the IC increasing its junction temperature. This has to be considered for the thermal design, respecting that the thermal protection circuit is not operating during reverse polarity condition.



Figure 4 Block diagram voltage regulator circuit

## Low drop out linear voltage regulator



#### **Voltage regulator**



Figure 5 Output voltage vs. input voltage

#### **Electrical characteristics voltage regulator** 4.2

#### Table 4 **Electrical characteristics voltage regulator**

 $V_1 = 13.5 \text{ V}$ ,  $T_1 = -40 ^{\circ}\text{C}$  to +150  $^{\circ}\text{C}$ , all voltages with respect to ground, direction of currents as shown in Figure 4 (unless otherwise specified)

| Parameter                                | Symbol                    |      | Value | s    | Unit | Note or<br>Test Condition                                                           | Number   |
|------------------------------------------|---------------------------|------|-------|------|------|-------------------------------------------------------------------------------------|----------|
|                                          |                           | Min. | Тур.  | Max. |      |                                                                                     |          |
| Output voltage                           | $V_{Q}$                   | 4.9  | 5.0   | 5.1  | V    | 0 mA $\leq I_Q \leq$ 200 mA;<br>8 V $\leq V_I \leq$ 18 V                            | P_5.2.1  |
|                                          |                           |      |       |      |      | 0 mA $\leq I_Q \leq$ 150 mA;<br>6 V $\leq V_I \leq$ 18 V                            | P_5.2.2  |
|                                          |                           |      |       |      |      | 0 mA $\leq I_Q \leq$ 100 mA;<br>18 V $\leq V_I \leq$ 32 V<br>$T_j \leq$ 105°C 1) 2) | P_5.2.3  |
|                                          |                           |      |       |      |      | 0 mA $\leq I_Q \leq$ 10 mA;<br>32 V $\leq V_I \leq$ 45 V<br>$T_j \leq$ 105°C 1)2)   | P_5.2.4  |
|                                          |                           |      |       |      |      | 0.3 mA $\leq I_Q \leq$ 100 mA;<br>18 V $\leq V_I \leq$ 32 V <sup>1)</sup>           | P_5.2.5  |
|                                          |                           |      |       |      |      | 0.3 mA $\leq I_Q \leq$ 10 mA;<br>32 V $\leq V_I \leq$ 45 V <sup>1)</sup>            | P_5.2.6  |
| Load regulation steady-state             | $ \Delta V_{\rm Q,load} $ | -    | 5     | 30   | mV   | $I_{\rm Q}$ = 1 mA to 150 mA;<br>$V_{\rm I}$ = 6 V                                  | P_5.2.7  |
| Line regulation steady-state             | $ \Delta V_{\rm Q,line} $ | _    | 5     | 20   | mV   | $V_1 = 6 \text{ V to } 32 \text{ V};$<br>$I_Q = 5 \text{ mA}$                       | P_5.2.8  |
| Power supply ripple rejection            | PSRR                      | 60   | 65    | -    | dB   | $f_{\text{ripple}} = 100 \text{ Hz};$<br>$V_{\text{ripple}} = 1 \text{ Vpp}^{2}$    | P_5.2.9  |
| Dropout voltage $V_{dr} = V_{l} - V_{Q}$ | $V_{ m dr}$               | -    | 90    | 200  | mV   | $I_{\rm Q} = 50 \text{ mA}^{3}$                                                     | P_5.2.10 |
| -                                        |                           | _    | 165   | 350  | mV   | $I_{\rm Q}$ = 150 mA <sup>3)</sup>                                                  | P_5.2.11 |
| Output current limitation                | $I_{Q,max}$               | 201  | 350   | 500  | mA   | $0 \text{ V} \le V_{\text{Q}} \le 4.8 \text{ V}$                                    | P_5.2.12 |
| Reverse current                          | $I_{Q}$                   | -1.5 | -0.7  | _    | mA   | $V_1 = 0 \text{ V}; V_Q = 5 \text{ V}$                                              | P_5.2.13 |

#### Low drop out linear voltage regulator



#### **Voltage regulator**

#### Table 4 Electrical characteristics voltage regulator (cont'd)

 $V_1$  = 13.5 V,  $T_j$  = -40°C to +150°C, all voltages with respect to ground, direction of currents as shown in **Figure 4** (unless otherwise specified)

| Parameter                                     | Symbol                | Values |      |      | Unit | Note or                                              | Number   |
|-----------------------------------------------|-----------------------|--------|------|------|------|------------------------------------------------------|----------|
|                                               |                       | Min.   | Тур. | Max. |      | <b>Test Condition</b>                                |          |
| Reverse current at negative input voltage     | <i>I</i> <sub>1</sub> | -2     | -1   | -    | mA   | $V_{\rm I} = -16 \text{ V}; V_{\rm Q} = 0 \text{ V}$ | P_5.2.14 |
|                                               |                       | -5     | -3   | -    | mA   | $V_1 = -42 \text{ V}; V_Q = 0 \text{ V}$             | P_5.2.15 |
| Overtemperature shutdown threshold            | $T_{\rm j,sd}$        | 151    | -    | 200  | °C   | T <sub>j</sub> increasing <sup>2)</sup>              | P_5.2.16 |
| Overtemperature shutdown threshold hysteresis | $T_{\rm j,hy}$        | -      | 20   | -    | K    | T <sub>j</sub> decreasing <sup>2)</sup>              | P_5.2.17 |

<sup>1)</sup> See typical performance graph for details.

<sup>2)</sup> Parameter not subject to production test; specified by design.

<sup>3)</sup> Measured when the output voltage  $V_{\rm Q}$  has dropped 100 mV from its nominal value.



**Voltage regulator** 

## 4.3 Typical performance characteristics voltage regulator

## Output voltage $V_Q$ vs. junction temperature $T_i$



## Output capacitor series resistor $ESR_{CQ}$ vs. output current $I_{Q}$



## Output current limitation $I_{Q,max}$ vs. input voltage $V_I$



#### Low drop out linear voltage regulator





## Dropout voltage $V_{\rm dr}$ vs. output current $I_{\rm Q}$



## Dropout voltage $V_{dr}$ vs. junction temperature $T_{i}$



## Reverse output current $I_Q$ vs. output voltage $V_O$



## Reverse current $I_1$ vs. input voltage $V_1$





**Current consumption** 

#### **Current consumption** 5

#### **Electrical characteristics current consumption** 5.1

#### **Electrical characteristics current consumption** Table 5

 $V_1 = 13.5 \text{ V}$ ,  $T_1 = -40 ^{\circ}\text{C}$  to +150  $^{\circ}\text{C}$ , all voltages with respect to ground, direction of currents as shown in **Figure 6** (unless otherwise specified)

| Parameter                                                  | Symbol       | Values |      |      | Unit | Note or Test Condition                                                                    | Number  |
|------------------------------------------------------------|--------------|--------|------|------|------|-------------------------------------------------------------------------------------------|---------|
|                                                            |              | Min.   | Тур. | Max. |      |                                                                                           |         |
| Current consumption watchdog deactivated $I_q = I_1 - I_Q$ | $I_{\rm q1}$ | _      | 70   | 80   | μΑ   | I <sub>Q</sub> ≤ 200 μA; T <sub>j</sub> ≤ 25°C<br>Watchdog deactivated                    | P_6.1.1 |
|                                                            |              | -      | 77   | 85   | μΑ   | $I_{\rm Q} \le 200 \mu\text{A}; T_{\rm j} \le 85^{\circ}\text{C}$<br>Watchdog deactivated | P_6.1.2 |
| Current consumption $I_q = I_1 - I_Q$                      | n            | -      | 117  | 130  | μΑ   | I <sub>Q</sub> ≤ 2 mA; T <sub>j</sub> ≤ 25°C<br>Watchdog activated                        | P_6.1.3 |
|                                                            |              | -      | 127  | 135  | μΑ   | $I_Q \le 2 \text{ mA}; T_j \le 85^{\circ}\text{C}$<br>Watchdog activated                  | P_6.1.4 |
|                                                            |              | -      | 1    | 2    | mA   | I <sub>Q</sub> = 50 mA                                                                    | P_6.1.5 |
|                                                            |              | _      | 5.5  | 8    | mA   | I <sub>O</sub> = 150 mA                                                                   | P_6.1.6 |



**Parameter definition** Figure 6

# infineon

**Current consumption** 

#### 5.2 Typical performance characteristics current consumption

## Current consumption $I_q$ vs. junction temperature $T_i$



## Current consumption $I_q$ vs. junction temperature $T_i$



## Current consumption $I_q$ vs. output current $I_Q$



## Current consumption $I_q$ vs. input voltage $V_l$



#### Low drop out linear voltage regulator



#### **Reset function**

#### 6 Reset function

#### 6.1 Description reset function

The reset function provides several features:

#### **Output undervoltage reset**

An output undervoltage condition is indicated by setting the reset output "RO" to "low". This signal might be used to reset a microcontroller during low supply voltage.

#### Power-on reset delay time

The power-on reset delay time  $t_{\rm d,PWR-ON}$  allows a microcontroller and oscillator to start up. This delay time is the time period from exceeding the upper reset switching threshold  $V_{\rm RT,hi}$  until the reset is released by switching the reset output "RO" from "low" to "high". The power-on reset delay time  $t_{\rm d,PWR-ON}$  is defined by an external delay capacitor  $C_{\rm D}$  connected to pin "D" which is charged up by the delay capacitor charge current  $I_{\rm D,ch}$  starting from  $V_{\rm D}=0$  V.

In case a power-on reset delay time  $t_{d,PWR-ON}$  different from the value for  $C_D = 100$  nF is required, the delay capacitor's value can be derived from the specified value given in P\_7.2.15:

$$C_{\rm D} = 100 \,\mathrm{nF} \times t_{\rm d,PWR-ON} / t_{\rm d,PWR-ON,100nF} \tag{6.1}$$

with

- t<sub>d.PWR-ON</sub>: Desired power-on reset delay time.
- $t_{\text{d.PWR-ON.100nF}}$ : Power-on reset delay time specified in P\_7.2.15.
- C<sub>D</sub>: Delay capacitor required.

The formula is valid for  $C_D \ge 10$  nF. For precise timing calculations consider also the delay capacitor's tolerance.

#### Undervoltage reset delay time

Unlike the power-on reset delay time, the undervoltage reset delay time  $t_{\rm d}$  considers a short output undervoltage event where the delay capacitor  $C_{\rm D}$  is assumed to be discharged to  $V_{\rm D} = V_{\rm DST,lo}$  only before the charging sequence starts. Therefore, the undervoltage reset delay time  $t_{\rm d}$  is defined by the delay capacitor charge current  $I_{\rm D,ch}$  starting from  $V_{\rm D} = V_{\rm DST,lo}$  and the external delay capacitor  $C_{\rm D}$ .

A delay capacitor  $C_D$  for a different undervoltage reset delay time as specified in P\_7.2.14 can be calculated similar as above:

$$C_{\rm D} = 100 \, \rm nF \times t_{\rm d} / t_{\rm d.100nF}$$
 (6.2)

with

- t<sub>d</sub>: Desired undervoltage reset delay time.
- $t_{d,100nF}$ : Power-on reset delay time specified in P\_7.2.14.
- C<sub>D</sub>: Delay capacitor required

The formula is valid for  $C_D \ge 10$  nF. For precise timing calculations consider also the delay capacitor's tolerance.

#### Low drop out linear voltage regulator



#### **Reset function**

#### **Reset reaction time**

In case the output voltage of the regulator drops below the output undervoltage lower reset threshold  $V_{\rm RT,lo}$ , the delay capacitor  $C_{\rm D}$  is discharged rapidly. Once the delay capacitor's voltage has reached the lower delay switching threshold  $V_{\rm DST,lo}$ , the reset output "RO" will be set to "low".

Additionally to the delay capacitor discharge time  $t_{rr,d}$ , an internal reaction time  $t_{rr,int}$  applies. Hence, the total reset reaction rime  $t_{rr,total}$  becomes:

$$t_{\rm rr,total} = t_{\rm rr,int} + t_{\rm rr,d} \tag{6.3}$$

with

- t<sub>rr.total</sub>: Total reset reaction time.
- $t_{\text{rr,int}}$ : Internal reset reaction time; see P\_7.2.16.
- $t_{rr,d}$ : Delay capacitor discharge time. For a capacitor  $C_D$  different from the value specified in P\_7.2.17, see typical performance graphs.

#### Reset output "RO"

The reset output "RO" is an open collector output with an integrated pull-up resistor. In case a lower-ohmic "RO" signal is desired, an external pull-up resistor to the output "Q" can be connected. Since the maximum "RO" sink current is limited, the optional external resistor  $R_{RO,ext}$  must not be lower than specified in P\_7.2.8.

#### Reset output "RO" Low for $V_Q \ge 1 \text{ V}$

In case of an undervoltage reset condition reset output "RO" is held "low" for  $V_Q \ge 1 \text{ V}$ , even if the input voltage  $V_1$  is 0 V. This is achieved by supplying the reset circuit from the output capacitor.

#### **Reset adjust function**

The undervoltage reset switching threshold can be adjusted according to the application's needs by connecting an external voltage divider ( $R_{ADJ1}$ ,  $R_{ADJ2}$ ) at pin "RADJ". For selecting the default threshold connect pin "RADJ" to GND. The reset adjustment range is given in P\_7.2.6.

When dimensioning the voltage divider, take into consideration that there will be an additional current constantly flowing through the resistors.

With a voltage divider connected, the reset switching threshold  $V_{\rm RT,adi}$  is calculated as follows:

$$V_{\text{RT,adj}} = V_{\text{RADJ,th}} \times (R_{\text{ADJ,1}} + R_{\text{ADJ,2}}) / R_{\text{ADJ,2}}$$

$$(6.4)$$

with

- $V_{\text{RT,adi}}$ : Desired reset switching threshold.
- R<sub>ADJ.1</sub>, R<sub>ADJ.2</sub>: Resistors of the external voltage divider, see **Figure 7**.
- V<sub>RADJ.th</sub>: Reset adjust switching threshold given in P\_7.2.5.



#### **Reset function**



Figure 7 **Block diagram reset circuit** 



Figure 8 **Timing diagram reset** 

### Low drop out linear voltage regulator



#### **Reset function**

#### 6.2 Electrical characteristics reset function

#### Table 6 Electrical characteristics reset function

 $V_1$  = 13.5 V,  $T_j$  = -40°C to +150°C, all voltages with respect to ground, direction of currents as shown in **Figure 7** (unless otherwise specified)

| Parameter                                           | Symbol              | Values  |           |                   | Unit     | Note or Test Condition                                                                                                     | Number   |
|-----------------------------------------------------|---------------------|---------|-----------|-------------------|----------|----------------------------------------------------------------------------------------------------------------------------|----------|
|                                                     |                     | Min.    | Тур.      | Max.              |          |                                                                                                                            |          |
| Output undervoltage reset o                         | omparato            | r defau | lt value: | s (pin R <i>A</i> | \DJ = GN | ND)                                                                                                                        |          |
| Output undervoltage reset lower switching threshold | $V_{RT,lo}$         | 4.6     | 4.7       | 4.8               | V        | $V_1 = 0 \text{ V}$<br>$V_Q$ decreasing<br>RADJ = GND                                                                      | P_7.2.1  |
| Output undervoltage reset upper switching threshold | $V_{RT,hi}$         | 4.7     | 4.8       | 4.9               | V        | $V_{\rm I}$ within operating range $V_{\rm Q}$ increasing RADJ = GND                                                       | P_7.2.2  |
| Output undervoltage reset switching hysteresis      | V <sub>RT,hy</sub>  | 60      | 120       | -                 | mV       | V <sub>I</sub> within operating range RADJ = GND.                                                                          | P_7.2.3  |
| Output undervoltage reset headroom                  | $V_{RH}$            | 250     | 300       | -                 | mV       | Calculated Value:<br>$V_Q - V_{RT,lo}$<br>$V_I$ within operating<br>range<br>$I_Q = 50 \text{ mA}$<br>RADJ = GND           | P_7.2.4  |
| Reset threshold adjustment                          |                     |         |           |                   |          |                                                                                                                            |          |
| Reset adjust lower switching threshold              | $V_{RADJ,th}$       | 1.176   | 1.20      | 1.224             | V        | $V_1 = 0 \text{ V}$<br>3.2 V \le V_0 < 5 V                                                                                 | P_7.2.5  |
| Lower reset threshold adjustment range 1)           | $V_{\rm RT,adj}$    | 3.20    | -         | $V_{\rm RT,lo}$   | V        | -                                                                                                                          | P_7.2.6  |
| Reset output RO                                     |                     |         |           |                   |          |                                                                                                                            |          |
| Reset output low voltage                            | $V_{RO,low}$        | -       | 0.2       | 0.4               | V        | $V_1 = 0 \text{ V};$<br>$R_{\text{RO,ext}} = 3.3 \text{ k}\Omega;$<br>$1 \text{ V} \le V_{\text{Q}} \le V_{\text{RT,low}}$ | P_7.2.7  |
| Reset output external pull-up resistor to Q         | R <sub>RO,ext</sub> | 3       | _         | -                 | kΩ       | $V_{I} = 0 \text{ V};$<br>$V_{RO} = 0.4 \text{ V}$<br>$1 \text{ V} \le V_{Q} \le V_{RT,low}$                               | P_7.2.8  |
| Reset output internal pull-up resistor              | R <sub>RO</sub>     | 20      | 30        | 40                | kΩ       | Internally connected to Q                                                                                                  | P_7.2.9  |
| Reset delay timing                                  |                     |         | •         |                   |          |                                                                                                                            |          |
| Upper delay switching threshold                     | $V_{\rm DST,hi}$    | _       | 1.21      | -                 | V        | -                                                                                                                          | P_7.2.10 |
| Lower delay switching threshold                     | $V_{\rm DST,lo}$    | _       | 0.30      | _                 | V        | -                                                                                                                          | P_7.2.11 |
| Delay capacitor charge current                      | I <sub>D,ch</sub>   | _       | 2.8       | _                 | μΑ       | V <sub>D</sub> = 1 V                                                                                                       | P_7.2.12 |

#### Low drop out linear voltage regulator



#### **Reset function**

#### Table 6 **Electrical characteristics reset function** (cont'd)

 $V_{\rm I}$  = 13.5 V,  $T_{\rm j}$  = -40°C to +150°C, all voltages with respect to ground, direction of currents as shown in **Figure 7** (unless otherwise specified)

| Parameter                               | Symbol                          | Values |      |      | Unit | Note or Test Condition                                                                                   | Number   |
|-----------------------------------------|---------------------------------|--------|------|------|------|----------------------------------------------------------------------------------------------------------|----------|
|                                         |                                 | Min.   | Тур. | Max. |      |                                                                                                          |          |
| Delay capacitor reset discharge current | I <sub>DR,dsch</sub>            | _      | 80   | -    | mA   | V <sub>D</sub> = 1 V                                                                                     | P_7.2.13 |
| Undervoltage reset delay time           | t <sub>d,100nF</sub>            | 23     | 31   | 41   | ms   | Calculated value;<br>$C_D = 100 \text{ nF}^{-2}$ ;<br>$C_D \text{ discharged to } V_{\text{DST,lo}}$     | P_7.2.14 |
| Power-on reset delay time               | t <sub>d,PWR-</sub><br>ON,100nF | 30     | 43   | 56   | ms   | Calculated value;<br>$C_D = 100 \text{ nF}^{2)}$ ;<br>$C_D$ discharged to 0 V;                           | P_7.2.15 |
| Internal reset reaction time            | t <sub>rr,int</sub>             | _      | 9    | 15   | μs   | $C_{\rm D} = 0 \text{ nF}$                                                                               | P_7.2.16 |
| Delay capacitor<br>discharge time       | t <sub>rr,d,100nF</sub>         | _      | 1.5  | 3    | μs   | $C_{\rm D}$ = 100 nF <sup>2)</sup>                                                                       | P_7.2.17 |
| Total reset reaction time               | t <sub>rr,total,100</sub>       | _      | 10.5 | 18   | μs   | Calculated Value:<br>$t_{\text{rr,d,100nF}} + t_{\text{rr,int}};$<br>$C_{\text{D}} = 100 \text{ nF}^{2}$ | P_7.2.18 |

<sup>1)</sup> Related parameters ( $V_{\rm RT,hi}$ ,  $V_{\rm RT,hy}$ ) are scaled linear when the reset switching threshold is modified.

<sup>2)</sup> For programming a different delay and reset reaction time, see **Chapter 6.1**.



**Reset function** 

#### Typical performance characteristics reset function 6.3

Undervoltage reset switching thresholds  $V_{\rm RT,lo}$ ,  $V_{\rm RT,hi}$  vs. junction temperature  $T_{
m j}$ 



Reset delay time  $t_{\rm d}, t_{\rm d,PWR-ON}$  vs. delay capacitor C<sub>D</sub>



#### Low drop out linear voltage regulator



**Watchdog function** 

#### 7 Watchdog function

#### 7.1 Description

The TLE4678 features a load dependent watchdog function with a programmable activating threshold as well as programmable watchdog timing.

The watchdog function monitors a microcontroller, including time base failures. In case of a missing rising edge within a certain pulse repetition time, the watchdog output is set to 'low'. The programming of the expected watchdog pulse repetition time can be easily done by an external reset delay capacitor.

The watchdog output "WO" is separated from the reset output "RO". Hence, the watchdog output might be used as an interrupt signal for the microcontroller independent from the reset signal. It is possible to interconnect pin "WO" and pin "RO" in order to establish a wire-or function with a dominant low signal.

#### Programmable watchdog activation threshold and hysteresis

In case a microcontroller is set to sleep mode or to low power mode, its current consumption is very low and the controller might not be able to send any watchdog pulses to the regulators watchdog input "WI". In order to avoid unwanted wake-up signals due to missing edges at pin "WI", the TLE4678 watchdog function can be activated dependent on the regulator's output current. The TLE4678 comprises a default watchdog activating threshold  $I_{Q,WDact,th}$  with a small hysteresis  $I_{Q,WDact,hy}$ . The thresholds can be increased by connecting an external resistor  $R_{WADJ,ext}$  to pin "WADJ". For using the default watchdog activating threshold, leave pin "WADJ" open.

The following equation calculates the external resistor  $R_{\text{WADJ,ext}}$  that is needed at pin "WADJ" for activating the watchdog at a desired output current  $I_{\text{O,WDact,th}}$ :

(7.1)

$$R_{\text{WADJ,ext}} = \frac{F_{\text{WDact,th}} \times R_{\text{WADJ,int}}}{(R_{\text{WADJ,int}} \times I_{\text{Q,WDact,th}}) - F_{\text{WDact,th}}}$$

for I<sub>O WDact th</sub> larger than the default value given in P\_8.2.1.

At decreasing output current, the deactivation threshold then would be:

(7.2)

$$I_{Q,WDdeact,th} = F_{WDdeact,th} \times \frac{R_{WADJ,int} + R_{WADJ,ext}}{R_{WADJ,int} \times R_{WADJ,ext}}$$

The watchdog activating threshold hysteresis  $I_{O,WDact,hy}$  calculates:

(7.3)

$$I_{\text{Q,WDact,hy}} = F_{\text{WDact,hy}} \times \frac{R_{\text{WADJ,int}} + R_{\text{WADJ,ext}}}{R_{\text{WADJ,int}} \times R_{\text{WADJ,ext}}}$$

with:

- I<sub>O,WDact.th</sub>: Desired "watchdog activating threshold".
- R<sub>WADJ,int</sub>: Internal watchdog adjust resistor.

#### Low drop out linear voltage regulator



#### **Watchdog function**

- $R_{WADJ,ext}$ : External watchdog adjust resistor.
- F<sub>WDact.th</sub>: Activating threshold factor.
- $F_{WDdeact,th}$ : Deactivating threshold factor.
- F<sub>WDact.hv</sub>: Activating threshold factor hysteresis.



Figure 9 Block diagram watchdog circuit

#### Watchdog output "WO"

The watchdog output "WO" is an open collector output with an integrated pull-up resistor. In case a lower-ohmic "WO" signal is desired, an external pull-up resistor to the output "Q" can be connected. Since the maximum "WO" sink current is limited, the optional external resistor  $R_{\text{WO,ext}}$  needs to be sized to comply with the watchdog output sink current (see P\_8.2.15 and P\_8.2.16).

#### Watchdog input "WI"

The watchdog is triggered by a positive edge at the watchdog input "WI". The signal is filtered by a band-pass filter and therefore its amplitude and slope have to comply with the specification P\_8.2.10 to P\_8.2.14. For details on the test pulse applied, see **Figure 10**.



Figure 10 Test pulses watchdog input WI

#### Low drop out linear voltage regulator



#### **Watchdog function**

#### **Watchdog timing**

Positive edges at the watchdog input pin "WI" are expected within the watchdog trigger time frame  $t_{\text{WI,tr}}$ , otherwise a low signal at pin "WO" is generated. If a watchdog low signal at pin "WO" is generated, it remains low for  $t_{\text{WD,lo}}$ . All watchdog timings are defined by charging and discharging the capacitor  $C_{\text{D}}$  at pin "D". Thus, the watchdog timing can be programmed by selecting  $C_{\text{D}}$ . For timing details see also **Figure 11**.

In case a watchdog trigger time period  $t_{Wl,tr}$  different from the value for  $C_D = 100 \text{ nF}$  is required, the delay capacitor's value can be derived from the specified value given in P\_8.2.22:

$$C_{\rm D} = 100 \, \rm nF \times t_{Wl,tr} / t_{Wl,tr,100 \, \rm nF}$$
 (7.4)

The watchdog output low time  $t_{\text{WD,lo}}$  and the watchdog period  $t_{\text{WD,p}}$  then becomes:

$$t_{\rm WD,lo} = t_{\rm WD,lo,100nF} \times C_{\rm D} / 100 \,\rm nF$$
 (7.5)

$$t_{\text{WD,p}} = t_{\text{WI,tr}} + t_{\text{WD,lo}} \tag{7.6}$$

The formula is valid for  $C_D \ge 10$ nF. For precise timing calculations consider also the delay capacitor's tolerance.



Figure 11 Timing diagram watchdog

### Low drop out linear voltage regulator



#### **Watchdog function**

#### **Electrical characteristics watchdog function** 7.2

#### Table 7 **Electrical characteristics watchdog function**

 $V_1 = 13.5 \text{ V}$ ,  $T_1 = -40 ^{\circ}\text{C}$  to +150  $^{\circ}\text{C}$ , all voltages with respect to ground, direction of currents as shown in Figure 9 (unless otherwise specified)

| Parameter                                        | Symbol                       | Values   |          |          | Unit       | Note or                                                          | Number   |
|--------------------------------------------------|------------------------------|----------|----------|----------|------------|------------------------------------------------------------------|----------|
|                                                  |                              | Min.     | Тур.     | Max.     |            | <b>Test Condition</b>                                            |          |
| Default watchdog activating                      | threshold                    | (pin W/  | NDJ left | open)    |            |                                                                  |          |
| Watchdog activating threshold                    | $I_{Q,WDact,th}$             | 0.65     | 1.1      | 1.5      | mA         | I <sub>Q</sub> increasing                                        | P_8.2.1  |
| Watchdog deactivating threshold                  | I <sub>Q,WDdeact,t</sub>     | 0.55     | 0.9      | -        | mA         | I <sub>Q</sub> decreasing                                        | P_8.2.2  |
| Watchdog activating threshold hysteresis         | I <sub>Q,WDact,hy</sub>      | 50       | 200      | -        | μΑ         | -                                                                | P_8.2.3  |
| Adjustable watchdog activat                      | ing thresho                  | old (ext | ernal re | sistor c | onnecte    | ed to pin WADJ)                                                  |          |
| Activating threshold                             | $V_{\mathrm{WADJ,th}}$       | _        | 693      | -        | mV         | -                                                                | P_8.2.4  |
| Current ratio                                    | $I_{\rm Q}/I_{\rm WADJ}$     | _        | 208      | -        | -          | V <sub>WADJ</sub> = 0V                                           | P_8.2.5  |
| Internal watchdog adjust resistor                | R <sub>WADJ,int</sub>        | 96       | 131      | 175      | kΩ         | -                                                                | P_8.2.6  |
| Activating threshold factor                      | $F_{\mathrm{WDact,th}}$      | 127      | 144      | 162      | mA<br>× kΩ | Calculated value 1)                                              | P_8.2.7  |
| Deactivating threshold factor                    | F <sub>WDdeact,th</sub>      | 104      | 118      | -        | mA<br>× kΩ | Calculated value 1)                                              | P_8.2.8  |
| Activating threshold switching hysteresis factor | F <sub>WDact,hy</sub>        | 7        | 26       | -        | mA<br>× kΩ | Calculated value 1)                                              | P_8.2.9  |
| Watchdog input WI                                |                              |          |          |          |            |                                                                  |          |
| Watchdog input<br>low signal valid               | $V_{ m WI,lo}$               | _        | _        | 0.8      | V          | _ 2)                                                             | P_8.2.10 |
| Watchdog input<br>high signal valid              | $V_{ m WI,hi}$               | 2.6      | -        | -        | V          | _ 2)                                                             | P_8.2.11 |
| Watchdog input<br>high signal pulse length       | t <sub>WI,p</sub>            | 0.5      | -        | -        | μs         | $V_{\text{WI}} \ge V_{\text{WI,high}}^{2}$                       | P_8.2.12 |
| Watchdog input signal slew rate                  | $\Delta V_{\rm WI}/\Delta t$ | 1        | -        | -        | V/µs       | $V_{\text{WI,low}} \le V_{\text{WI}} \le V_{\text{WI,high}}^{2}$ | P_8.2.13 |
| Watchdog input signal frequency capture range    | f <sub>WI</sub>              | _        | -        | 1        | MHz        | Square wave,<br>50% duty cycle <sup>2)</sup>                     | P_8.2.14 |

#### Low drop out linear voltage regulator



#### **Watchdog function**

#### Table 7 **Electrical characteristics watchdog function (cont'd)**

 $V_1 = 13.5 \text{ V}$ ,  $T_1 = -40 ^{\circ}\text{C}$  to +150  $^{\circ}\text{C}$ , all voltages with respect to ground, direction of currents as shown in **Figure 9** (unless otherwise specified)

| Parameter                                  | Symbol                   | Values |      |      | Unit     | Note or                                                                                 | Number   |
|--------------------------------------------|--------------------------|--------|------|------|----------|-----------------------------------------------------------------------------------------|----------|
|                                            |                          | Min.   | Тур. | Max. |          | <b>Test Condition</b>                                                                   |          |
| Watchdog output WO                         |                          | Ш      |      |      | <b>"</b> |                                                                                         |          |
| Watchdog output<br>low voltage             | $V_{ m WO,low}$          | _      | 0.2  | 0.4  | V        | $I_{WO} = 1 \text{ mA};$<br>Watchdog active;<br>$V_{WI} = 0 \text{ V}$                  | P_8.2.15 |
| Watchdog output<br>maximum sink current    | I <sub>WO,max</sub>      | 1.5    | 13   | 30   | mA       | $V_{WO} = 0.8 \text{ V};$<br>Watchdog active;<br>$V_{WI} = 0 \text{ V}$                 | P_8.2.16 |
| Watchdog output internal pull-up resistor  | R <sub>WO</sub>          | 20     | 30   | 40   | kΩ       | -                                                                                       | P_8.2.17 |
| Watchdog timing                            |                          |        | •    |      |          |                                                                                         |          |
| Delay capacitor charge current             | I <sub>D</sub>           | -      | 2.78 | _    | μΑ       | V <sub>D</sub> = 1 V                                                                    | P_8.2.18 |
| Delay capacitor watchdog discharge current | I <sub>DW,disch</sub>    | -      | 1.39 | -    | μΑ       | V <sub>D</sub> = 1 V                                                                    | P_8.2.19 |
| Upper watchdog timing threshold            | $V_{\rm DW,hi}$          | -      | 1.2  | _    | V        | -                                                                                       | P_8.2.20 |
| Lower watchdog timing threshold            | $V_{\rm DW,lo}$          | -      | 0.7  | -    | V        | -                                                                                       | P_8.2.21 |
| Watchdog trigger time                      | t <sub>WI,tr,100nF</sub> | 25     | 36   | 47   | ms       | Calculated value;<br>$C_D = 100 \text{ nF}^{3)}$                                        | P_8.2.22 |
| Watchdog output low time                   | t <sub>WD,lo,100nF</sub> | 13     | 18   | 23   | ms       | Calculated value;<br>$C_D = 100 \text{ nF}^{3)}$<br>$V_Q > V_{RT,lo}$                   | P_8.2.23 |
| Watchdog period                            | t <sub>WD,p,100nF</sub>  | 38     | 54   | 70   | ms       | Calculated value;<br>$t_{WI,tr,100nF} + t_{WD,lo,100nF}$<br>$C_D = 100 \text{ nF}^{3)}$ | P_8.2.24 |

<sup>1)</sup> See **Chapter 7.1** for calculation hint.

<sup>2)</sup> For details on the test pulse applied, see Figure 10.

<sup>3)</sup> For programming a different watchdog timing, see Chapter 7.1.



**Watchdog function** 

#### Typical performance characteristics standard watchdog function 7.3

Watchdog activating threshold  $V_{\rm WADJact,th}$  vs. external resistor R<sub>WADJ,ext</sub>



Watchdog deactivating threshold  $V_{\rm WADJdeact,th}$  vs. external resistor R<sub>WADJ,ext</sub>



Watchdog trigger time  $t_{Wl.tr}$  vs. delay capacitor C<sub>D</sub>





**Application information** 

### 8 Application information

Note:

The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

#### 8.1 Application diagram



Figure 12 Application diagram with selecting default reset and watchdog activation thresholds



Figure 13 Application diagram with reset and watchdog activation threshold adjustment

#### Low drop out linear voltage regulator



**Application information** 

#### 8.2 Selection of external components

#### 8.2.1 Input pin

The typical input circuitry for a linear voltage regulator is shown in the application diagram above.

A ceramic capacitor at the input, in the range of 100 nF to 470 nF, is recommended to filter out the high frequency disturbances imposed by the line e.g. ISO pulses 3a/b. This capacitor must be placed very close to the input pin of the linear voltage regulator on the PCB.

An aluminum electrolytic capacitor in the range of  $10\,\mu\text{F}$  to  $470\,\mu\text{F}$  is recommended as an input buffer to smooth out high energy pulses, such as ISO pulse 2a. This capacitor should be placed close to the input pin of the linear voltage regulator on the PCB.

An overvoltage suppressor diode can be used to further suppress any high voltage beyond the maximum rating of the linear voltage regulator and protect the device against any damage due to over-voltage.

The external components at the input are not mandatory for the operation of the voltage regulator, but they are recommended in case of possible external disturbances.

#### 8.2.2 Output pin

An output capacitor is mandatory for the stability of linear voltage regulators.

The requirement to the output capacitor is given in **Chapter 3.2**. The graph **Output capacitor series resistor ESRCQ vs. output current IQ** shows the stable operation range of the device.

TLE4678 is designed to be stable with extremely low ESR capacitors. According to the automotive environment, ceramic capacitors with X5R or X7R dielectrics are recommended.

The output capacitor should be placed as close as possible to the regulator's output and GND pins and on the same side of the PCB as the regulator itself.

In case of rapid transients of input voltage or load current, the capacitance should be dimensioned in accordance and verified in the real application that the output stability requirements are fulfilled.

#### Low drop out linear voltage regulator



#### **Application information**

#### 8.3 Thermal considerations

Knowing the input voltage, the output voltage and the load profile of the application, the total power dissipation can be calculated:

(8.1)

$$P_{D} = (V_{I} - V_{Q}) \times I_{Q} + V_{I} \times I_{q}$$

with

- P<sub>D</sub>: continuous power dissipation
- *V*<sub>i</sub>: input voltage
- V<sub>o</sub>: output voltage
- *I*<sub>O</sub>: output current
- I<sub>a</sub>: quiescent current

The maximum acceptable thermal resistance  $R_{thJA}$  can then be calculated:

(8.2)

$$R_{thJA, max} = \frac{T_{j, max} - T_a}{P_D}$$

with

- $T_{i,max}$ : maximum allowed junction temperature
- T<sub>a</sub>: ambient temperature

Based on the above calculation the proper PCB type and the necessary heat sink area can be determined with reference to the specification in **Chapter 3.3**.

#### **Example**

Application conditions:

$$V_1 = 13.5 \text{ V}$$

$$V_{\rm O} = 5 \text{ V}$$

$$I_{\rm O} = 150 \, {\rm mA}$$

$$T_a = 75^{\circ} \text{C}$$

Calculation of  $R_{th,IA,max}$ :

$$\begin{split} P_{\rm D} &= (V_{\rm I} - V_{\rm Q}) \times I_{\rm Q} + V_{\rm I} \times I_{\rm q} \\ &= (13.5 \, {\rm V} - 5 \, {\rm V}) \times 150 \, {\rm mA} + 13.5 \, {\rm V} \times 8 \, {\rm mA} \\ &= 1.275 \, {\rm W} + 0.108 \, {\rm W} \\ &= 1.383 \, {\rm W} \\ R_{\rm thJA,max} &= (T_{\rm j,max} - T_{\rm a}) \, / \, P_{\rm D} \end{split}$$

#### Low drop out linear voltage regulator



#### **Application information**

As a result, the PCB design must ensure a thermal resistance  $R_{\rm thJA}$  lower than 54.2 K/W. By considering TLE4678EL (PG-SSOP-14 EP package) and according to **Chapter 3.3**, at least 600 mm<sup>2</sup> heatsink area is needed on the FR4 1s0p PCB, or the FR4 2s2p board can be used.

#### 8.4 Reverse polarity protection

TLE4678 is self protected against reverse polarity faults and allows negative supply voltage. External reverse polarity diode is not needed. However, the absolute maximum ratings of the device as specified in **Chapter 3.1** must be kept.

The reverse voltage causes several small currents to flow into the IC hence increasing its junction temperature. As the thermal shut down circuitry does not work in the reverse polarity condition, designers have to consider this in their thermal design.



#### **Package information**

## 9 Package information



Figure 14 PG-DSO-14<sup>1)</sup>

# infineon

#### **Package information**



Figure 15 PG-SSOP-14<sup>1)</sup>

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-compliant (i.e. Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

#### **Further information on packages**

https://www.infineon.com/packages

### Low drop out linear voltage regulator



**Revision history** 

## 10 Revision history

| Revision | Date       | Changes                                                                                                                                                                                                                                                               |
|----------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.21     | 2019-09-30 | Updated layout and structure<br>Editorial changes.                                                                                                                                                                                                                    |
| 1.2      | 2014-10-17 | Typical values for $I_{\rm q1}$ and $I_{\rm q2}$ updated in <b>Electrical characteristics current consumption</b> . Chapter added: <b>Application information</b> . Package Outline PG-SSOP-14 updated: <b>Package information</b>                                    |
| 1.1      | 2009-08-27 | Final datasheet version for both package variants.  Modified the <b>Programmable watchdog activation threshold and hysteresis</b> description for better understanding. <b>Reset function:</b> Renamed $V_{\rm RT,new}$ to $V_{\rm RT,adj}$ for better understanding. |
| 1.01     | 2008-08-19 | Added target definition for PG-SSOP-14 package. Modifications: Overview page, thermal resistance table, pin definition, package outlines.                                                                                                                             |
| 1.0      | 2008-07-31 | Final datasheet initial version.                                                                                                                                                                                                                                      |

#### Trademarks

Edition 2019-09-30 Published by Infineon Technologies AG 81726 Munich, Germany

© 2019 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

Document reference Z8F52950151

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.