# **Power MOSFET** # 60 V, 13 m $\Omega$ , 58 A, Dual N–Channel Logic Level, Dual SO–8FL #### **Features** - Small Footprint (5x6 mm) for Compact Designs - Low R<sub>DS(on)</sub> to Minimize Conduction Losses - Low Capacitance to Minimize Driver Losses - NVMFD5873NLWF Wettable Flanks Option for Enhanced Optical Inspection - AEC-Q101 Qualified and PPAP Capable - This is a Pb–Free Device ## MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted) | Parameter | | | Symbol | Value | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------|-----------------------------------|---------------|------| | Drain-to-Source Voltage | | | V <sub>DSS</sub> | 60 | V | | Gate-to-Source Voltage | ) | | $V_{GS}$ | ±20 | V | | Continuous Drain Current R <sub>ΨJ-mb</sub> (Notes 1, | Steady<br>State | $T_{mb} = 25^{\circ}C$ | I <sub>D</sub> | 58 | Α | | 2, 3, 4) | | T <sub>mb</sub> = 100°C | | 41 | | | Power Dissipation | | T <sub>mb</sub> = 25°C | $P_{D}$ | 107 | W | | $R_{\Psi J-mb}$ (Notes 1, 2, 3) | | T <sub>mb</sub> = 100°C | | 54 | | | Continuous Drain Cur- | | T <sub>A</sub> = 25°C | I <sub>D</sub> | 10 | Α | | rent R <sub>θJA</sub> (Notes 1, 3 & 4) Power Dissipation | Steady<br>State | T <sub>A</sub> = 100°C | | 7.0 | | | | | T <sub>A</sub> = 25°C | $P_{D}$ | 3.1 | W | | R <sub>θJA</sub> (Notes 1 & 3) | | T <sub>A</sub> = 100°C | | 1.6 | | | Pulsed Drain Current | $T_A = 25$ | °C, t <sub>p</sub> = 10 μs | I <sub>DM</sub> | 190 | Α | | Operating Junction and Storage Temperature | | | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>175 | °C | | Source Current (Body Diode) | | | I <sub>S</sub> | 58 | Α | | Single Pulse Drain–to–Source Avalanche Energy (T <sub>J</sub> = $25^{\circ}$ C, V <sub>GS</sub> = 10 V, I <sub>L(pk)</sub> = $28.3$ A, L = $0.1$ mH, R <sub>G</sub> = $25$ $\Omega$ ) | | E <sub>AS</sub> | 40 | mJ | | | Lead Temperature for Soldering Purposes (1/8" from case for 10 s) | | $T_L$ | 260 | °C | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### THERMAL RESISTANCE MAXIMUM RATINGS (Note 1) | Parameter | Symbol | Value | Unit | |--------------------------------------------------------------|-----------------|-------|------| | Junction-to-Mounting Board (top) – Steady State (Notes 2, 3) | $R_{\Psi J-mb}$ | 1.4 | °C/W | | Junction-to-Ambient - Steady State (Note 3) | $R_{\theta JA}$ | 48 | | - The entire application environment impacts the thermal resistance values shown, they are not constants and are only valid for the particular conditions noted. - 2. Psi (Ψ) is used as required per JESD51–12 for packages in which substantially less than 100% of the heat flows to single case surface. - 3. Surface-mounted on FR4 board using a 650 mm<sup>2</sup>, 2 oz. Cu pad. - 4. Maximum current for pulses as long as 1 second are higher but are dependent on pulse duration and duty cycle. ## ON Semiconductor® ## http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> MAX | I <sub>D</sub> MAX | | |----------------------|-------------------------|--------------------|--| | 60 V | 13 mΩ @ 10 V | 58 A | | | | 16.5 mΩ @ 4.5 V | 30 A | | #### **Dual N-Channel** 5873NL = Specific Device Code for NVMFD5873NL 5873LW = Specific Device Code for NVMFD5873NLWF A = Assembly Location Y = Year W = Work Week ZZ = Lot Traceability #### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |------------------|-------------------|-----------------------| | NVMFD5873NLT1G | DFN8<br>(Pb-Free) | 1500 / Tape &<br>Reel | | NVMFD5873NLWFT1G | DFN8<br>(Pb-Free) | 1500 / Tape &<br>Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. ## **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise specified) | Parameter | Symbol | Test Condit | ion | Min | Тур | Max | Unit | |--------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------|---------------------------|-----|------|------|-------| | OFF CHARACTERISTICS | | | • | | • | | • | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$ | | 60 | | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> | | | | 54.9 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>GS</sub> = 0 V, | $T_J = 25^{\circ}C$ | | | 1.0 | μΑ | | | | $V_{DS} = 60 \text{ V}$ | T <sub>J</sub> = 125°C | | | 100 | | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | V <sub>DS</sub> = 0 V, V <sub>GS</sub> : | = ±20 V | | | ±100 | nA | | ON CHARACTERISTICS (Note 5) | | | | | | | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D =$ | 250 μΑ | 1.5 | | 2.5 | V | | Threshold Temperature Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | | | | -5.8 | | mV/°C | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V, I <sub>D</sub> | = 15 A | | 10.7 | 13 | mΩ | | | | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 10 A | | | 13.6 | 16.5 | | | Forward Transconductance | 9 <sub>FS</sub> | $V_{DS} = 5.0 \text{ V}, I_{D}$ | = 15 A | | 15 | | S | | CHARGES AND CAPACITANCES | | | • | | | • | | | Input Capacitance | C <sub>iss</sub> | | | | 1560 | | pF | | Output Capacitance | C <sub>oss</sub> | V <sub>GS</sub> = 0 V, f = 1.0 MH | z, V <sub>DS</sub> = 25 V | | 145 | | | | Reverse Transfer Capacitance | C <sub>rss</sub> | 00 / 50 | | | 98 | | | | Total Gate Charge | Q <sub>G(TOT)</sub> | $V_{GS} = 4.5 \text{ V}, V_{DS} = 48 \text{ V},$ $I_{D} = 15 \text{ A}$ | | | 16.5 | | nC | | Threshold Gate Charge | Q <sub>G(TH)</sub> | | | | 1.3 | | 1 | | Gate-to-Source Charge | $Q_{GS}$ | | | | 4.0 | | 1 | | Gate-to-Drain Charge | $Q_GD$ | | - | | 8.8 | | 1 | | Total Gate Charge | Q <sub>G(TOT)</sub> | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 48V, I <sub>D</sub> = 15 A | | | 30.5 | | nC | | SWITCHING CHARACTERISTICS (No | ote 6) | | | | | | | | Turn-On Delay Time | t <sub>d(on)</sub> | $V_{GS} = 4.5 \text{ V}, V_{DS} = 48 \text{ V},$ $I_{D} = 15 \text{ A}, R_{G} = 2.5 \Omega$ | | | 10.8 | | ns | | Rise Time | t <sub>r</sub> | | | | 51 | | 1 | | Turn-Off Delay Time | t <sub>d(off)</sub> | | | | 21 | | | | Fall Time | t <sub>f</sub> | | | | 42.6 | | | | Turn-On Delay Time | t <sub>d(on)</sub> | | | | 9.5 | | ns | | Rise Time | t <sub>r</sub> | V <sub>GS</sub> = 10 V, V <sub>DS</sub> | = 48 V, | | 13 | | | | Turn-Off Delay Time | t <sub>d(off)</sub> | $V_{GS} = 10 \text{ V}, V_{DS} = 48 \text{ V},$ $I_{D} = 15 \text{ A}, R_{G} = 2.5 \Omega$ | | | 25 | | 1 | | Fall Time | t <sub>f</sub> | | | | 6.6 | | 1 | | DRAIN-SOURCE DIODE CHARACTE | RISTICS | | | | | | | | Forward Diode Voltage | $V_{SD}$ | $V_{GS} = 0 V$ | $T_J = 25^{\circ}C$ | | 0.8 | 1.0 | V | | | | $V_{GS} = 0 \text{ V},$ $I_{S} = 15 \text{ A}$ | T <sub>J</sub> = 125°C | | 0.7 | | 7 | | Reverse Recovery Time | t <sub>RR</sub> | <u> </u> | | | 22.4 | | ns | | Charge Time | t <sub>a</sub> | $V_{GS} = 0 \text{ V, } d_{IS}/d_t = 100 \text{ A/}\mu\text{s,}$ $I_S = 15 \text{ A}$ | | | 14.5 | | 1 | | Discharge Time | t <sub>b</sub> | | | | 9.0 | | 1 | | Reverse Recovery Charge | Q <sub>RR</sub> | | | | 18 | | nC | <sup>5.</sup> Pulse Test: pulse width = 300 μs, duty cycle ≤ 2%. 6. Switching characteristics are independent of operating junction temperatures. #### TYPICAL CHARACTERISTICS $V_{GS} = 10 \text{ V}$ ID, DRAIN CURRENT (A) vs. Voltage **Temperature** R<sub>DS(on)</sub>, I 0.0050 http://onsemi.com ## **TYPICAL CHARACTERISTICS** Figure 7. Capacitance Variation Figure 8. Gate-to-Source and Drain-to-Source Voltage vs. Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current Figure 11. Maximum Rated Forward Biased Safe Operating Area ## **TYPICAL CHARACTERISTICS** Figure 12. Thermal Response \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. 5.55 | *Tł | nis information is generic. Please refer to | |-----|---------------------------------------------| | d | evice data sheet for actual part marking. | | Ρ | b-Free indicator, "G" or microdot "■", may | | 0 | r may not be present. Some products may | | n | ot follow the Generic Marking. | XXXXXX = Specific Device Code = Work Week = Lot Traceability = Year Υ W 77 **DOCUMENT NUMBER:** = Assembly Location Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. DESCRIPTION: DFN8 5X6, 1.27P DUAL FLAG (SO8FL-DUAL) 98AON50417E PAGE 1 OF 1 **DIMENSION: MILLIMETERS** onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales