Document Number: MC34VR500 Rev. 4.0, 7/2015 # Multi-output DC/DC Regulator for QorlQ LS1/T1 Family of Communications Processors The 34VR500 is a high performance, highly integrated, multi-output, SMARTMOS, DC/DC regulator solution, with integrated power MOSFETs ideally suited for the LS1/T1 family of communication processors. Integrating four switching and five linear regulators, the 34VR500 provides power to the complete system, including the processor, DDR memory, and system peripherals. #### Features: - · Four buck converters: - SW1: 4.5 A - SW2: 2.0 A - SW3: 2.5 A - SW4: 1.0 A, (VTT tracking regulator) - · Five general purpose linear regulators - DDR termination reference voltage (DDR3L and DDR4) - · Programmable low-power modes - I<sup>2</sup>C control of all the regulators - · Power Control Logic with processor interface and event detection - Auto qualified AEC Q100 grade 2 ## 34VR500 ## **Power Management** ES SUFFIX (WF-TYPE) 98ASA00589D 56 QFN-EP WF8X8 #### Applications: - · Internet of Things (IoT) gateway - · Mobile wireless router - MFP printer - Network attached storage - · Automatic teller machine Figure 1. 34VR500 Simplified Application Diagram <sup>\*</sup> This document contains certain information on a new product. Specifications and information herein are subject to change without notice. # **Table of Contents** | 1 | Orderable Parts | 3 | |---|---------------------------------------------|------| | 2 | Internal Block Diagram | . 4 | | 3 | Pin Connections | 5 | | | 3.1 Pinout Diagram | 5 | | | 3.2 Pin Definitions | 5 | | 4 | General Product Characteristics | 8 | | | 4.1 Absolute Maximum Ratings | 8 | | | 4.2 Thermal Characteristics | 9 | | | 4.3 Electrical Characteristics | . 10 | | 5 | General Description | . 12 | | | 5.1 Features | . 12 | | | 5.2 Functional Block Diagram | . 13 | | | 5.3 Functional Description | . 13 | | 6 | Functional Block Requirements and Behaviors | . 15 | | | 6.1 Start-up | . 15 | | | 6.2 16 MHz and 32 kHz Clocks | . 18 | | | 6.3 Bias and References Block Description | . 19 | | | 6.4 Power Generation | . 22 | | | 6.5 Control Interface I2C Block Description | 65 | | 7 | Typical Applications | . 76 | | | 7.1 Introduction | . 76 | | | 7.2 Bill of Materials | | | | 7.3 34VR500 Layout Guidelines | . 79 | | | 7.4 Thermal Information | . 81 | | 8 | Packaging | . 83 | | | 8.1 Packaging Dimensions | . 83 | | 9 | Revision History | 87 | # 1 Orderable Parts This section describes the part numbers available to be purchased along with their differences. Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to <a href="http://www.freescale.com">http://www.freescale.com</a> and perform a part number search for the following device numbers. **Table 1. Orderable Part Variations** | Part Number | Temperature<br>(T <sub>A</sub> ) | Package | SW4 VTT Mode | Processor | Reference Design | DDR Memory | Notes | | |---------------|----------------------------------|---------------|--------------|------------------------|---------------------------------------|-----------------------|---------|--| | MC34VR500V1ES | | 56 QFN 8x8 mm | Enabled | LS1020/21/22A | LS1021A IOT<br>Gateway<br>TWR-LS1021A | DDR3L (VTT = 0.675 V) | | | | MC34VR500V2ES | | | Disabled | Disabled | | | N/A | | | MC34VR500V3ES | -40 °C to 105 °C | | Enabled | | | | (1) (2) | | | MC34VR500V4ES | | | Enabled | LS1043/23A<br>T1023/13 | LS1043ARDB<br>T1023RDB | DDR4 (VTT = 0.6 V) | | | | MC34VR500V5ES | | | Enabled | 1 1023/13 | | DDR3L (VTT = 0.675 V) | | | #### Notes - 1. For Tape and Reel add an R2 suffix to the part number. - 2. Refer Table 8 for the start-up configuration. # 2 Internal Block Diagram Figure 2. 34VR500 Simplified Internal Block Diagram # 3 Pin Connections # 3.1 Pinout Diagram Figure 3. 34VR500 Pinout Diagram # 3.2 Pin Definitions Table 2. 34VR500 Pin Definitions | Pin Number | Pin Name | Pin<br>Function | Max. Rating | Туре | Definition | |---------------------------------|----------|-----------------|-------------|--------------------|----------------------------------------------| | 1 | INTB | 0 | 3.6 V | Digital | Open drain interrupt signal to processor | | 2, 6, 16, 33,<br>42, 44, 45, 46 | DNC | _ | _ | Reserved | Leave floating | | 3 | PORB | 0 | 3.6 V | Digital | Open drain reset output to processor. | | 4 | STBY | 1 | 3.6 V | Digital | Standby input signal from processor | | 5 | ICTEST1 | I | 7.5 V | Digital/<br>Analog | Reserved pin. Connect to GND in application. | Table 2. 34VR500 Pin Definitions (continued) | Pin Number | Pin Name | Pin<br>Function | Max. Rating | Туре | Definition | |------------|--------------------|-----------------|-------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7, 10, 12 | PVIN1 (3) | I | 4.8 V | Analog | Input to SW1 regulator. Bypass with at least a 4.7 $\mu\text{F}$ ceramic capacitor and a 0.1 $\mu\text{F}$ decoupling capacitor as close to the pin as possible. | | 8, 9, 11 | LX1 <sup>(3)</sup> | 0 | 4.8 V | Analog | SW1 switching node connection | | 13 | FB1 <sup>(3)</sup> | I | 3.6 V | Analog | Output voltage feedback for SW1. Route this trace separately from the high current path and terminate at the output capacitance. | | 14 | SGND1 | GND | - | GND | Signal ground for SW1 regulator. Connect to ground plane directly. | | 15 | SGND2 | GND | - | GND | Signal ground for SW2 and SW4 regulators. Connect to ground plane directly. | | 17 | VLDOIN1 | I | 3.6 V | Analog | Input supply for LDO1. Bypass with a 1.0 $\mu\text{F}$ decoupling capacitor as close to the pin as possible. | | 18 | LDO1 | 0 | 2.5 V | Analog | LDO1 regulator output, Bypass with a 4.7 μF ceramic output capacitor. | | 19 | FB4 <sup>(3)</sup> | I | 3.6 V | Analog | Output voltage feedback for SW4. Route this trace separately from the high current path and terminate at the output capacitance. | | 20 | PVIN4 (3) | I | 4.8 V | Analog | Input to SW4 regulator. Bypass with at least a 4.7 $\mu\text{F}$ ceramic capacitor and a 0.1 $\mu\text{F}$ decoupling capacitor as close to the pin as possible. | | 21 | LX4 <sup>(3)</sup> | 0 | 4.8 V | Analog | Regulator 4 switching node connection | | 22 | LX2 <sup>(3)</sup> | 0 | 4.8 V | Analog | Regulator 2 switching node connection | | 23, 24 | PVIN2 (3) | I | 4.8 V | Analog | Input to SW2 regulator. Connect pins 23 and 24 together and bypass with at least a 4.7 $\mu F$ ceramic capacitor and a 0.1 $\mu F$ decoupling capacitor as close to these pins as possible. | | 25 | FB2 <sup>(3)</sup> | I | 3.6 V | Analog | Output voltage feedback for SW2. Route this trace separately from the high current path and terminate at the output capacitance. | | 26 | LDO2 | 0 | 3.6 V | Analog | LDO2 regulator output. Bypass with a 2.2 μF ceramic output capacitor. | | 27 | VLDOIN23 | I | 3.6 V | Analog | Input supply for LDO2 and LDO3. Bypass with a 1.0 $\mu\text{F}$ decoupling capacitor as close to the pin as possible. | | 28 | LDO3 | 0 | 3.6 V | Analog | LDO3 regulator output, Bypass with a 4.7 μF ceramic output capacitor. | | 29 | VHALF | I | 3.6 V | Analog | Half supply reference for DDR reference. | | 30 | REFIN | I | 3.6 V | Analog | REFOUT regulator input. Bypass with at least 1.0 $\mu\text{F}$ decoupling capacitor as close to the pin as possible. | | 31 | REFOUT | 0 | 3.6 V | Analog | REFOUT regulator output | | 32 | SGND3 | GND | - | GND | Ground reference for the SW3 regulator. Connect directly to ground plane. | | 34, 37 | PVIN3 (3) | I | 4.8 V | Analog | Input to SW3 regulator. Bypass with at least a 4.7 $\mu\text{F}$ ceramic capacitor and a 0.1 $\mu\text{F}$ decoupling capacitor as close to the pin as possible. | | 35, 36 | LX3 <sup>(3)</sup> | 0 | 4.8 V | Analog | Regulator SW3 switching node connection | | 38 | FB3 <sup>(3)</sup> | I | 3.6 V | Analog | Output voltage feedback for SW3. Route this trace separately from the high current path and terminate at the output capacitance. | | 39 | LDO4 | 0 | 3.6 V | Analog | LDO4 regulator output. Bypass with a 2.2 μF ceramic output capacitor. | | 40 | VLDOIN45 | I | 4.8 V | Analog | Input supply for LDO4 and LDO5. Bypass with a 1.0 $\mu\text{F}$ decoupling capacitor as close to the pin as possible. | | 43 | VBIAS | I | 1.8 V | Analog | Bypass the pin with a 0.47 μF capacitor. | | 41 | LDO5 | 0 | 3.6 V | Analog | LDO5 regulator output. By pass with a 2.2 µF ceramic output capacitor. | | 47 | ICTEST2 | I | 7.5 V | Digital/<br>Analog | Reserved pin. Connect to GND in application. | | 48 | SGND4 | GND | - | GND | Ground for the main band gap regulator. Connect directly to ground plane. | | 49 | VCC | 0 | 3.6 V | Analog | Analog Core supply | ### 34VR500 ## Table 2. 34VR500 Pin Definitions (continued) | Pin Number | Pin Name | Pin<br>Function | Max. Rating | Туре | Definition | |------------|----------|-----------------|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 50 | VIN | I | 4.8 V | Analog | Main chip supply | | 51 | VDIG | 0 | 1.5 V | Analog | Digital Core supply | | 52 | VBG | 0 | 1.5 V | Analog | Main band gap reference. Bypass with 0.22uF capacitor. | | 53 | SDA | I/O | 3.6 V | Digital | I <sup>2</sup> C data line (Open drain) | | 54 | SCL | I | 3.6 V | Digital | I <sup>2</sup> C clock | | 55 | VCCI2C | I | 3.6 V | Analog | Supply for I <sup>2</sup> C bus. Bypass with 0.1 μF ceramic capacitor | | 56 | EN | I | 3.6 V | Digital | Enable input. Connect to the processor. Pull-up via an 8.0 k $\Omega$ to 100 k $\Omega$ to VBIAS if required | | - | EP | GND | - | GND | Expose pad. Functions as ground return for buck regulators. Tie this pad to the inner and external ground planes through vias to allow effective thermal dissipation. | #### Notes 3. Unused switching regulators should be connected as follow: Pins SWxLX and SWxFB should be unconnected and Pin SWxIN should be connected to the VIN pin with a 0.1 $\mu$ F bypass capacitor. # 4 General Product Characteristics # 4.1 Absolute Maximum Ratings #### **Table 3. Absolute Maximum Ratings** All voltages are with respect to ground, unless otherwise noted. Exceeding these ratings may cause malfunction or permanent damage to the device. The detailed maximum voltage rating per pin can be found in the pin list section. | Symbol | Symbol Description | | Unit | Notes | |------------------|--------------------------------------------------------|---------------|------|-------| | ELECTRICAL RA | TINGS | | | • | | V <sub>IN</sub> | Main input supply voltage | -0.3 to 4.8 | V | | | V <sub>ESD</sub> | ESD Ratings<br>Human Body Model<br>Charge Device Model | ±2000<br>±500 | V | (4) | #### Notes 4. ESD testing is performed in accordance with the Human Body Model (HBM) (CZAP = 100 pF, RZAP = 1500 Ω), and the Charge Device Model (CDM), Robotic (CZAP = 4.0 pF). ## 4.2 Thermal Characteristics #### **Table 4. Thermal Ratings** | Symbol | Symbol Description (Rating) | | Max. | Unit | Notes | |-------------------|--------------------------------------|-----|--------|------|---------| | THERMAL RATING | GS | | | | | | T <sub>A</sub> | Ambient Operating Temperature Range | -40 | 105 | °C | | | T <sub>J</sub> | Operating Junction Temperature Range | -40 | 125 | °C | (5) | | T <sub>ST</sub> | Storage Temperature Range | -65 | 150 | °C | | | T <sub>PPRT</sub> | Peak Package Reflow Temperature | _ | Note 7 | °C | (6) (7) | #### QFN56 THERMAL RESISTANCE AND PACKAGE DISSIPATION RATINGS | $R_{ hetaJA}$ | Junction to Ambient Natural Convection Four layer board (2s2p) Eight layer board (2s6p) | | 28<br>15 | °C/W | (8) (9) (10) | |------------------------|-----------------------------------------------------------------------------------------|---|----------|------|--------------| | $R_{ hetaJMA}$ | Junction to Ambient (at 200 ft/min) Four layer board (2s2p) | - | 22 | °C/W | (8) (10) | | $R_{ heta JB}$ | Junction to Board | _ | 10 | °C/W | (11) | | R <sub>⊕JCBOTTOM</sub> | Junction to Case Bottom | - | 1.2 | °C/W | (12) | | ΨJT | Junction to Package Top<br>Natural Convection | - | 2.0 | °C/W | (12) | #### Notes - 5. Do not operate beyond 125 °C for extended periods of time. Operation above 150 °C may cause permanent damage to the IC. See <u>Table 5</u> for thermal protection features. - 6. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause a malfunction or permanent damage to the device. - 7. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to <a href="https://www.freescale.com">www.freescale.com</a>, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts (i.e. MC33xxxD enter 33xxx), and review parametrics. - 8. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 9. The Board uses the JEDEC specifications for thermal testing (and simulation) JESD51-7 and JESD51-5. - 10. Per JEDEC JESD51-6 with the board horizontal. - 11. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 12. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - 13. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT. ## 4.2.1 Power Dissipation During operation, the temperature of the die should not exceed the operating junction temperature noted in <u>Table 4</u>. To optimize the thermal management and to avoid overheating, the 34VR500 provides thermal protection. An internal comparator monitors the die temperature. Interrupts THERM110I, THERM120I, THERM125I, and THERM130I will be generated when the respective thresholds specified in <u>Table 5</u> are crossed in either direction. The temperature range can be determined by reading the THERMxxxS bits in register INTSENSE0. In the event of excessive power dissipation, thermal protection circuitry will shut down the 34VR500. This thermal protection will act above the thermal protection threshold listed in <u>Table 5</u>. To avoid any unwanted power downs resulting from internal noise, the protection is debounced for 8.0 ms. This protection should be considered as a fail-safe mechanism and therefore the system should be configured such that this protection is not tripped under normal conditions. **Table 5. Thermal Protection Thresholds** | Parameter | Min. | Тур. | Max. | Units | Notes | |-------------------------------------|------|------|------|-------|-------| | Thermal 110 °C Threshold (THERM110) | 100 | 110 | 120 | °C | | | Thermal 120 °C Threshold (THERM120) | 110 | 120 | 130 | °C | | | Thermal 125 °C Threshold (THERM125) | 115 | 125 | 135 | °C | | | Thermal 130 °C Threshold (THERM130) | 120 | 130 | 140 | °C | | | Thermal Warning Hysteresis | 2.0 | - | 4.0 | °C | | | Thermal Protection Threshold | 130 | 140 | 150 | °C | | ## 4.3 Electrical Characteristics ## 4.3.1 I/O Specifications #### Table 6. General PMIC Static Characteristics. $T_A$ = -40 to 105 °C, $V_{VIN}$ = 2.8 to 4.5 V, $V_{VCCI2C}$ = 1.7 to 3.6 V, $V_{VBIAS}$ = 1.0 V $\pm$ 4.0%, typical external component values and full load current range, unless otherwise noted. | Pin Name | Parameter | Load Condition | Min. | Max. | Unit | Notes | |----------|-----------------|----------------|---------------------------|---------------------------|------|-------| | EN | V <sub>IL</sub> | _ | 0.0 | 0.2 *V <sub>VBIAS</sub> | V | | | EIN | V <sub>IH</sub> | _ | 0.8 *V <sub>VBIAS</sub> | 3.6 | V | | | PORB | V <sub>OL</sub> | -2.0 mA | 0.0 | 0.4 | V | | | FORB | V <sub>OH</sub> | Open Drain | 0.7* V <sub>VIN</sub> | V <sub>VIN</sub> | V | | | SCL | V <sub>IL</sub> | _ | 0.0 | 0.2 * V <sub>VCCI2C</sub> | V | | | SCL | V <sub>IH</sub> | _ | 0.8 * V <sub>VCCI2C</sub> | 3.6 | V | | | | V <sub>IL</sub> | - | 0.0 | 0.2 * V <sub>VCCI2C</sub> | V | | | SDA | V <sub>IH</sub> | - | 0.8 * V <sub>VCCI2C</sub> | 3.6 | V | | | SDA | V <sub>OL</sub> | -2.0 mA | 0.0 | 0.4 | V | | | | V <sub>OH</sub> | Open Drain | 0.7 * V <sub>VCCI2C</sub> | V <sub>VCCI2C</sub> | V | | | INTB | V <sub>OL</sub> | -2.0 mA | 0.0 | 0.4 | V | | | IIVID | V <sub>OH</sub> | Open Drain | 0.7* V <sub>VIN</sub> | V <sub>VIN</sub> | V | | | STBY | V <sub>IL</sub> | - | 0.0 | 0.2 *V <sub>VBIAS</sub> | V | | | SIBI | V <sub>IH</sub> | _ | 0.8 *V <sub>VBIAS</sub> | 3.6 | V | | # 4.3.2 Current Consumption #### **Table 7. Current Consumption Summary** $T_A$ = -40 to 105 °C, (See <u>Table 3</u>), $V_{VIN}$ = 3.6 V, $V_{VCCI2C}$ = 1.7 to 3.6 V, $V_{VBIAS}$ = 1.0 V $\pm$ 4.0%, typical external component values, unless otherwise noted. Typical values are characterized at $V_{VIN}$ = 3.6 V, $V_{VCCI2C}$ = 3.3 V, and 25 °C, unless otherwise noted. | Mode | 34VR500 Conditions | System Conditions | Typical | Max. | Unit | Notes | |---------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------|------|------|-----------| | Off | Wake-up from EN active 32 k RC on All other blocks off VIN ≥ UVDET | PMIC able to wake-up | 17 | 25 | μА | (14) (15) | | Sleep | Wake-up from EN active Trimmed reference active SW3 PFM Trimmed 16 MHz RC off 32 k RC on REFOUT disabled | DDR memories in self refresh | 122 | 250 | μА | (15) | | Standby | SW1 in PFM<br>SW2 in PFM<br>SW3 in PFM<br>SW4 in PFM<br>Trimmed 16 MHz RC enabled<br>Trimmed reference active<br>LDO1 - 5 enabled<br>REFOUT enabled | Processor enabled in low power mode. All rails powered on except boost (load = 0 mA) | 297 | 550 | μΑ | (15) | #### Notes - 14. When VIN is below the UVDET threshold, in the range of 1.8 V $\leq$ VIN < 2.65 V, the quiescent current increases by 50 $\mu$ A, typically. - 15. For PFM operation (as defined in Table 23). # 5 General Description The 34VR500 is a high performance, highly integrated, multi-output, DC/DC regulator solution, with integrated power MOSFETs ideally suited for the LS1/T1 family of communication processors. ## 5.1 Features This section summarizes the 34VR500 features. - · Input voltage range: 2.8 V to 4.5 V - · Buck regulators - · Four independent outputs - SW1, 4.5 A; 0.625 V to 1.875 V - SW2, 2.0 A; 0.625 V to 1.975 V - SW3, 2.5 A; 0.625 V to 1.975 V - SW4, 1.0 A; operates in VTT mode for DDR termination at 50% of SW3 for 34VR500V1, 34VR500V3, 34VR500V4, 34VR500V5 and 0.625 V to 1.975 V for 34VR500V2 - · Dynamic voltage scaling - · Modes: PWM, PFM, APS - · Programmable output voltage - · Programmable current limit - · Programmable soft start - · Programmable PWM switching frequency - Programmable OCP with fault interrupt - LDOs - Five general purpose LDOs - LDO1, 0.80 V to 1.55 V, 250 mA - LDO2, 1.8 V to 3.3 V, 100 mA - LDO3, 1.8 V to 3.3 V, 350 mA - LDO4, 1.8 V to 3.3 V, 100 mA - LDO5, 1.8 V to 3.3 V, 200 mA - · Soft start - · DDR memory reference voltage - REFOUT. 10 mA - 16 MHz internal master clock - I<sup>2</sup>C interface - · User programmable Standby, Sleep, and OFF modes ## 5.2 Functional Block Diagram Figure 4. 34VR500 Functional Block Diagram ## 5.3 Functional Description ## 5.3.1 Power Generation The 34VR500 PMIC features four buck regulators, five general purpose LDOs, and a DDR voltage reference to supply voltages for the processor, memory, and peripheral devices. Depending on the system power path configuration, the five general purpose LDO regulators can be directly supplied from the main input supply or from the switching regulators to power peripherals, such as audio, camera, Bluetooth, Wireless LAN, etc. A specific REFOUT voltage reference is included to provide accurate reference voltage for DDR memories operating with or without VTT termination ## 5.3.2 Control Logic The 34VR500 PMIC is fully programmable via the $I^2C$ interface. Additional communication is provided by direct logic interfacing including interrupt and reset. Startup voltage and sequence are internally programed. After power up, the regulator voltages can be changed via $I^2C$ . The 34VR500 PMIC has the interfaces for the power buttons and dedicated signaling interfacing with the processor. ## 5.3.2.1 Interface Signals #### EN EN is an input signal to the IC that generates a turn-on event. Refer to section Turn ON Events for more details. #### **STBY** STBY is an input signal to the IC. When it is asserted the part enters standby mode and when de-asserted, the part exits standby mode. STBY can be configured as active high or active low using the STBYINV bit. Refer to the section Standby Mode for more details. #### **PORB** PORB is an open-drain, active low output. In its default mode, it is de-asserted 2.0 to 4.0 ms after the last regulator in the start-up sequence is enabled; refer to Figure 8 as an example. In this mode, the signal can be used to bring the processor out of reset, or as an indicator that all supplies have been enabled; it is only asserted for a turn-off event. #### INTB INTB is an open-drain, active low output. It is asserted when any fault occurs, provided that the fault interrupt is unmasked. INTB is deasserted after the fault interrupt is cleared by software, which requires writing a "1" to the fault interrupt bit. # 6 Functional Block Requirements and Behaviors ## 6.1 Start-up The 34VR500 starts up from the internal configuration, which is hard-coded into the device. However, the 34VR500 can be controlled through the I<sup>2</sup>C port after the Start-up sequence. It is also possible to modify the contents of the Internal Registers via the bus I<sup>2</sup>C to modify the start up parameters (see section Start Sequence Creation). ## 6.1.1 Device Start-up Configuration Table 8 shows the internal configuration for the 34VR500V1, 34VR500V2, 34VR500V3, 34VR500V4, 34VR500V5. Table 8. Start-up Configuration | Registers | 34VR500V1 | 34VR500V2 | 34VR500V3 | 34VR500V4 | 34VR500V5 | | | | | |--------------------------|-----------|-----------|------------|-----------|-----------|--|--|--|--| | Default I2C Address | | | 0x08 | l | | | | | | | LDO2_VOLT | 1.8 V | 1.8 V | 1.8 V | 2.5 V | 2.5 V | | | | | | LDO2_SEQ | 1 | 1 | 1 | 2 | 2 | | | | | | LDO3_VOLT | | 2.5 V | | | | | | | | | LDO3_SEQ | 1 | 1 | 3 | 2 | 2 | | | | | | LDO4_VOLT | 2.5 V | 2.5 V | 2.5 V | 1.8 V | 1.8 V | | | | | | LDO4_SEQ | 1 | 1 | 1 | 3 | 3 | | | | | | LDO5_VOLT | 1.8 V | 1.8 V | 1.8 V | 3.3 V | 3.3 V | | | | | | LDO5_SEQ | 1 | 1 | 1 | 3 | 3 | | | | | | SW1_VOLT | 1.0 V | 1.0 V | 1.0 V | 1.5 V | 1.5 V | | | | | | SW1_SEQ | | | 2 | | | | | | | | SW2_VOLT | 1.0 V | 1.0 V | 1.0 V | 1.8 V | 1.8 V | | | | | | SW2_SEQ | 2 | 2 | 2 | 1 | 1 | | | | | | SW3_VOLT | 1.35 V | 1.35 V | 1.2 V | 1.2 V | 1.35 V | | | | | | SW3_SEQ | 3 | 3 | 3 | 12 | 12 | | | | | | SW4_VOLT | VTT | 1.8 V | VTT | VTT | VTT | | | | | | SW4_SEQ | 3 | 3 | 3 | 12 | 12 | | | | | | REFOUT_SEQ | 3 | 3 | 3 | 12 | 12 | | | | | | LDO1_VOLT | 1.2 V | 1.2 V | 1.2 V | 1.35 V | 1.35 V | | | | | | LDO1_SEQ | 4 | 4 | 4 | 1 | 12 | | | | | | PU CONFIG, SEQ_CLK_SPEED | | | 1.0 ms | | | | | | | | PU CONFIG, SWDVS_CLK | | | 6.25 mV/μs | | | | | | | | SW1 CONFIG | | | 2.0 MHz | | | | | | | | SW2 CONFIG | | | 2.0 MHz | | | | | | | | SW3 CONFIG | | | 2.0 MHz | | | | | | | | SW4 CONFIG | | | 2.0 MHz | | | | | | | Figure 5. Starting Sequence: Example for V1 and V2 Table 9. 34VR500V1 and V2 Start-up Sequence Timing | Parameter | Description | Тур. | Unit | |-----------------|--------------------------------------|------|------| | t <sub>D1</sub> | Turn-on delay | 6.0 | ms | | t <sub>R1</sub> | t <sub>R1</sub> Rise time of EN (16) | | ms | | t <sub>D2</sub> | Turn-on delay of first regulator | 2.5 | ms | | t <sub>R2</sub> | Rise time of regulators (17) | 0.2 | ms | | t <sub>D3</sub> | Delay between regulators | 1.0 | ms | | t <sub>D4</sub> | Turn-on delay of PORB | 2.0 | ms | | t <sub>R3</sub> | Rise time of PORB | 0.2 | ms | #### Notes - 16. Depends on the external signal driving EN. - 17. Rise time is a function of slew rate of regulators and nominal voltage selected. ## 6.1.2 Start Sequence Creation The 34VR500 powers up based on the contents of the internal registers. Depending on certain bit settings, the internal registers are loaded from different sources, as shown in <u>Figure 6</u>. Figure 6. Starting Sequence The contents of the internal registers are initialized to zero when a valid $V_{IN}$ is first applied. The values that are then loaded into the internal registers depend on the value of the TBB POR (the initial value of TBB POR is always "0"): - If TBB\_POR = 0 the values are loaded from the Default Sequence (this is the case always for first starting) - If TBB POR = 1 the values are loaded from the internal RAM. V<sub>IN</sub> must be valid to maintain the contents of the internal RAM. To power on with the contents of the internal RAM, the following conditions must exist: - V<sub>IN</sub> is valid - TBB POR = 1 and there is a valid turn-on event via the EN pin To keep a regulator off during a start-up sequence is to set its sequence to 0. This corresponds to the XX\_SEQ setting of 0x00. For example, 0x01 corresponds to a sequence of 1, and so on. Figure 7 explains how to start from a new configuration. Figure 7. Modifying a Starting Sequence <u>Table 95</u> shows the portion of the register map concerning the programming of a new starting sequence. ## 6.2 16 MHz and 32 kHz Clocks There are two clocks: a trimmed 16 MHz, RC oscillator and an untrimmed 32 kHz, RC oscillator. The 16 MHz oscillator is specified within -8.0/+8.0%. The 32 kHz untrimmed clock is only used in the following conditions: - V<sub>IN</sub> < UVDET</li> - · All regulators are in SLEEP mode - · All regulators are in PFM switching mode A 32 kHz clock, derived from the 16 MHz trimmed clock, is used when accurate timing is needed under the following conditions: During start-up, V<sub>IN</sub> > UVDET In addition, when the 16 MHz is active in the ON mode, the debounce times in <u>Table 20</u> are referenced to the 32 kHz derived from the 16 MHz clock. The exceptions are the LOWVINI and ENI interrupts, which are referenced to the 32 kHz untrimmed clock. #### Table 10. 16 MHz Clock Specifications $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{VIN}$ = 2.8 to 4.5 V, $V_{VBIAS}$ = 1.0 V $\pm$ 4.0%, and typical external component values. Typical values are characterized at $V_{VIN}$ = 3.6 V, and 25 °C, unless otherwise noted. | Symbol | Parameters | | Тур. | Max. | Units | Notes | |--------------------|------------------------------------|------|------|------|-------|-------| | V <sub>IN</sub> | Operating Voltage from the VIN pin | 2.8 | _ | 4.5 | V | | | f <sub>16MHZ</sub> | 16 MHz Clock Frequency | 14.7 | 16 | 17.3 | MHz | | | f <sub>2MHZ</sub> | 2.0 MHz Clock Frequency | 1.84 | _ | 2.16 | MHz | (18) | #### Notes ## 6.2.1 Clock adjustment The 16 MHz clock and hence the switching frequency of the regulators, can be adjusted to improve the noise integrity of the system. By changing the factory trim values of the 16 MHz clock, the user may add an offset as small as $\pm 3.0\%$ of the nominal frequency. Contact a Freescale representative for detailed information on this feature. ## 6.3 Bias and References Block Description ## 6.3.1 Internal Core Voltage References All regulators use the main bandgap as the reference. The main bandgap is bypassed with a capacitor at VBG. The bandgap and the rest of the core circuitry are supplied from VCC. <u>Table 11</u> shows the main characteristics of the core circuitry. ## Table 11. Core Voltages Electrical Specifications (20) $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{VIN}$ = 2.8 to 4.5 V, $V_{VBIAS}$ = 1.0 V ±4.0%, and typical external component values. Typical values are characterized at $V_{VIN}$ = 3.6 V, and 25 °C, unless otherwise noted. | Symbol | Parameters | Min. | Тур. | Max. | Units | Notes | |---------------------|---------------------------------|--------|--------------|------|-------|-------| | VDIG (digital co | re supply) | 1 | • | | | • | | V <sub>DIG</sub> | Output Voltage ON mode OFF mode | _<br>_ | 1.5<br>1.3 | | V | (19) | | VCC (Analog co | re supply) | | | | | | | V <sub>CC</sub> | Output Voltage ON mode OFF mode | -<br>- | 2.775<br>0.0 | | V | (19) | | VBG (BANDGAF | / REGULATOR REFERENCE) | | 1 | | | | | $V_{BG}$ | Output Voltage | _ | 1.2 | _ | V | (19) | | VBG <sub>ACC</sub> | Absolute Accuracy | - | 0.5 | _ | % | | | VBG <sub>TACC</sub> | Temperature Drift | _ | 0.25 | _ | % | | #### Notes - 19. 3.0 V < V<sub>IN</sub> < 4.5 V, no external loading on VDIG, VCC, or VBG. Extended operation down to UVDET, but no system malfunction. - 20. For information only. <sup>18. 2.0</sup> MHz clock is derived from the 16 MHz clock. ## 6.3.1.1 External Components Table 12. External Components for Core Voltages | Regulator | Capacitor Value (μF) | |-----------|----------------------| | VDIG | 1.0 | | VCC | 1.0 | | VBG | 0.22 | ## 6.3.2 REFOUT Voltage Reference REFOUT is an internal PMOS half supply voltage follower capable of supplying up to 10 mA. The output voltage is at one half the input voltage. Its typically used as the reference voltage for DDR memories. A filtered resistor divider is utilized to create a low frequency pole. This divider then utilizes a voltage follower to drive the load. Figure 8. REFOUT Block Diagram ## 6.3.2.1 REFOUT Control Register The REFOUT voltage reference is controlled by a single bit in REFOUTCTRL register in <u>Table 13</u>. Table 13. Register REFOUTCTRL - ADDR 0x6A | Name | Bit# | R/W | Default | Description | |----------|------|-----|---------|---------------------------------------------------------------------------------| | UNUSED | 3:0 | - | 0x00 | UNUSED | | REFOUTEN | 4 | R/W | 0x00 | Enable or disables REFOUT output voltage 0 = REFOUT Disabled 1 = REFOUT Enabled | | UNUSED | 7:5 | _ | 0x00 | UNUSED | ## **External Components** Table 14. REFOUT External Components<sup>(21)</sup> | Capacitor | Capacitance (μF) | |--------------------------------|------------------| | REFIN <sup>(22)</sup> to VHALF | 0.1 | | VHALF to GND | 0.1 | | REFOUT | 1.0 | #### Notes - 21. Use X5R or X7R capacitors. - 22. REFIN to GND, 1.0 $\mu$ F minimum capacitance is provided by buck regulator output. ## **REFOUT Specifications** ## **Table 15. REFOUT Electrical Characteristics** $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = 3.6 V, $I_{REFDDR}$ = 0.0 mA, $V_{REFIN}$ = 1.5 V, $V_{VBIAS}$ = 1.0 V $\pm$ 4.0%, and typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $I_{REFDDR}$ = 0.0 mA, $V_{REFIN}$ = 1.5 V, and 25 °C, unless otherwise noted. | Symbol | Parameter | | Тур. | Max. | Unit | Notes | | | | |------------------------|--------------------------------------------------------------------------------------------------------------------|------|-----------------------|------|-------|-------|--|--|--| | REFOUT | | | | | | | | | | | V <sub>REFIN</sub> | Operating Input Voltage Range | 1.2 | _ | 1.8 | V | | | | | | I <sub>REFDDR</sub> | Operating Load Current Range | 0.0 | - | 10 | mA | | | | | | I <sub>REFDDRLIM</sub> | Current Limit, I <sub>REFDDR</sub> when V <sub>REFOUT</sub> is forced to V <sub>REFIN</sub> /4 | 10.5 | 15 | 25 | mA | | | | | | I <sub>REFDDRQ</sub> | Quiescent Current | - | 8.0 | - | μА | (23) | | | | | Active Mode - DO | ; | | | | | | | | | | V <sub>REFOUT</sub> | Output Voltage<br>1.2 V < V <sub>REFIN</sub> < 1.8 V, 0.0 mA < I <sub>REFDDR</sub> < 10 mA | _ | V <sub>REFIN</sub> /2 | _ | V | | | | | | V <sub>REFOUTTOL</sub> | Output Voltage Tolerance 1.2 V < V <sub>REFIN</sub> < 1.8 V, 0.6 mA ≤ I <sub>REFDDR</sub> ≤ 10 mA | | _ | 1.0 | % | | | | | | V <sub>REFOUTLOR</sub> | V <sub>REFOUTLOR</sub> Load Regulation 1.0 mA < I <sub>REFDDR</sub> < 10 mA, 1.2 V < V <sub>REFIN</sub> < 1.8 V | | 0.40 | - | mV/mA | | | | | | Active Mode - AC | | | | | | | | | | | t <sub>ONREFDDR</sub> | tonrefddr Turn-on Time, Enable to 90% of end value V <sub>REFIN</sub> = 1.2 V, 1.8 V, I <sub>REFDDR</sub> = 0.0 mA | | _ | 100 | μS | | | | | | t <sub>OFFREFDDR</sub> | Turn-Off Time, Disable to 10% of initial value V <sub>REFIN</sub> = 1.2 V, 1.8 V, I <sub>REFDDR</sub> = 0.0 mA | _ | _ | 10 | ms | | | | | 1.0 5.0 6.0 % mV #### Notes $V_{REFOUTOSH}$ $V_{REFOUTTLR}$ 23. When REFOUT is off there is a quiescent current of 1.5 μA typical. $V_{REFIN}$ = 1.2 V, 1.8 V, $I_{REFDDR}$ = 0.0 mA Start-up Overshoot Transient Load Response V<sub>REFIN</sub> = 1.2 V, 1.8 V ## 6.4 Power Generation ## 6.4.1 Modes of Operation The operation of the 34VR500 can be reduced to four states, or modes: ON, OFF, Sleep, and Standby. Figure 9 shows the state diagram of the 34VR500, along with the conditions to enter and exit from each state. Figure 9. State Diagram To complement the state diagram in Figure 9, a description of the states is provided in following sections. Note that $V_{IN}$ must exceed the rising UVDET threshold to allow a power up. Refer to Table 22 for the UVDET thresholds. Additionally, the interrupt signal and INTB are only active in Sleep, Standby, and ON states. #### 6.4.1.1 ON Mode The 34VR500 enters the ON mode after a turn-on event. PORB is de-asserted, high, in this mode of operation. ## 6.4.1.2 OFF Mode The 34VR500 enters the OFF mode after a turn-off event. A thermal shutdown event also forces the 34VR500 into the OFF mode. Only VDIG is powered in this mode of operation. To exit the OFF mode, a valid turn-on event is required. PORB is asserted, LOW, in this mode. ## 6.4.1.3 Standby Mode - Depending on STBY pin configuration, Standby is entered when the STBY pin is asserted. This is typically used for low-power mode of operation. - · When STBY is de-asserted, Standby mode is exited. A product may be designed to go into a Low-power mode after periods of inactivity. The STBY pin is provided for board level control of going in and out of such deep sleep modes (DSM). When a product is in DSM, it may be able to reduce the overall platform current by lowering the regulator output voltage, changing the operating mode of the regulators or disabling some regulators. The configuration of the regulators in Standby are pre-programmed through the I<sup>2</sup>C interface. Note that the STBY pin is programmable for Active High or Active Low polarity, and that decoding of a Standby event will take into account the programmed input polarity as shown in <u>Table 16</u>. When the 34VR500 is powered up first, regulator settings for the Standby mode are mirrored from the regulator settings for the ON mode. To change the STBY pin polarity to Active Low, set the STBYINV bit via software first, and then change the regulator settings for Standby mode as required. For simplicity, STBY will generally be referred to as active high throughout this document. Table 16. STBY Pin and Polarity Control | STBY (Pin) <sup>(25)</sup> | STBYINV (I <sup>2</sup> C bit) <sup>(26)</sup> | STBY Control (24) | |----------------------------|------------------------------------------------|-------------------| | 0 | 0 | 0 | | 0 | 1 | 1 | | 1 | 0 | 1 | | 1 | 1 | 0 | #### Notes - 24. STBY = 0: System is not in Standby, STBY = 1: System is in Standby - 25. The state of the STBY pin only has influence in On mode. - 26. Bit 6 in Power Control Register (ADDR 0x1B) Since STBY pin activity is driven asynchronously to the system, a finite time is required for the internal logic to qualify and respond to the pin level changes. A programmable delay is provided to hold off the system response to a Standby event. This allows the processor and peripherals some time after a standby instruction has been received to terminate processes to facilitate seamless entering into Standby mode. When enabled (STBYDLY = 01, 10, or 11) per <u>Table 17</u>, STBYDLY will delay the Standby initiated response for the entire IC, until the STBYDLY counter expires. An allowance should be made for three additional 32 k cycles required to synchronize the Standby event. Table 17. STBY Delay - Initiated Response | STBYDLY[1:0] <sup>(27)</sup> | Function | |------------------------------|---------------------------| | 00 | No Delay | | 01 | One 32 k period (default) | | 10 | Two 32 k periods | | 11 | Three 32 k periods | #### Notes 27. Bits [5:4] in Power Control Register (ADDR - 0x1B) ## 6.4.1.4 Sleep Mode - Depending on EN pin configuration, Sleep mode is entered when EN is de-asserted and SWxOMODE bit is set. - · To exit Sleep mode, assert the EN pin. In the Sleep mode, the regulator will use the set point as programmed by SW1OFF[5:0] for SW1, SW2, SW3, and SW4. The activated regulators will maintain settings for this mode and voltage until the next turn-on event. <u>Table 18</u> shows the control bits in Sleep mode. During Sleep mode, interrupts are active and the INTB pin will report any unmasked fault event. Table 18. Regulator Mode Control | SWxOMODE | Off Operational Mode (Sleep) <sup>(28)</sup> | |----------|----------------------------------------------| | 0 | Off | | 1 | PFM | #### Notes For sleep mode, an activated switching regulator, should use the off mode set point as programmed by SW1OFF[5:0] for SW1, SW2, SW3, and SW4. ## 6.4.2 State Machine Flow Summary Table 19 provides a summary matrix of the 34VR500 flow diagram to show the conditions needed to transition from one state to another. Table 19. State Machine Flow Summary | 07475 | | Next State | | | | | | | |---------|-------------|--------------------------|-------------------------------|------------------|----------------------------------|--|--|--| | | STATE OFF S | | Sleep | Standby | ON | | | | | | OFF | X | Х | Х | EN = 1 & V <sub>IN</sub> > UVDET | | | | | உ | Sleep | Thermal Shutdown | Х | Х | EN = 1 & V <sub>IN</sub> > UVDET | | | | | State | Standby | Thermal Shutdown | EN = 0, Any SWxOMODE = 1 | X | Standby de-asserted | | | | | Initial | Otanuby | EN = 0, All SWxOMODE = 0 | EN - 0, ANY SWADINODE - 1 | ^ | Startuby de-asserted | | | | | = | ON | Thermal Shutdown | EN = 0, Any SWxOMODE = 1 | Standby asserted | X | | | | | | - ON | EN = 0, All SWxOMODE = 0 | LIN - 0, AIIY SYVXOINIODE - 1 | Standby asserted | ^ | | | | #### 6.4.2.1 Turn ON Events From OFF and Sleep modes, the PMIC is powered on by a turn ON event. $V_{IN}$ must be greater than UVDET for the PMIC to turn-on. When $V_{IN}$ is greater than UVDET, a logic high on the EN pin is a turn ON event, when EN is high before $V_{IN}$ is valid, a $V_{IN}$ transition, from 0.0 V to a voltage greater than UVDET, also a Turn ON event. See the State diagram, Figure 9, and the Table 19 for more details. Any regulator enabled in the Sleep mode will remain enabled when transitioning from Sleep to ON, i.e., the regulator will not be turned OFF and then ON again to match the start-up sequence. The following is a more detailed description of the EN configuration: • The EN signal is high and V<sub>IN</sub> > UVDET, the PMIC will turn ON; the interrupt and sense bits, ENI and ENS respectively, will be set. The sense bit will show the real time status of the EN pin. In this configuration, the EN input can be a mechanical switch debounced through a programmable debouncer, ENDBNC[1:0], to avoid a response to a very short (i.e., unintentional) key press. The interrupt is generated for both the falling and the rising edge of the EN pin. By default, a 30 ms interrupt debounce is applied to both falling and rising edges. The falling edge debounce timing can be extended with ENDBNC[1:0] as defined in the table below. The interrupt is cleared by software, or when cycling through the OFF mode. Table 20. EN Hardware Debounce Bit Settings | Bits | State | Turn On<br>Debounce (ms) | Falling Edge INT<br>Debounce (ms) | Rising Edge INT<br>Debounce (ms) | |-------------|-------|--------------------------|-----------------------------------|----------------------------------| | | 00 | 0.0 | 31.25 | 31.25 | | ENDDNC(1:0) | 01 | 31.25 | 31.25 | 31.25 | | ENDBNC[1:0] | 10 | 125 | 125 | 31.25 | | | 11 | 750 | 750 | 31.25 | Notes ## 6.4.2.2 Turn OFF Events #### **EN Pin** The EN pin is used to power off the 34VR500. The Off mode is entered when the EN pin is low and SWxOMODE = 0. #### **Thermal Protection** If the die temperature surpasses a given threshold, the thermal protection circuit will power off the 34VR500 to avoid damage. A turn-on event will not power on the PMIC while it is in thermal protection. The part will remain in Off mode until the die temperature decreases below a given threshold. There are no specific interrupts related to this other than the warning interrupt. See Power Dissipation section for more detailed information. #### **Undervoltage Detection** The state machine will transition to the OFF mode when the voltage at the VIN pin drops below the UVDET undervoltage falling threshold. ## 6.4.3 Power Tree The 34VR500 features four buck regulators, five general purpose LDOs, and a DDR voltage reference, to supply voltages for the application and peripheral devices. The buck regulators are supplied directly from the main input supply $(V_{IN})$ . The inputs to all of the buck regulators must be tied to $V_{IN}$ , whether they are powered ON or OFF. The five general use LDO regulators are directly supplied from the main input supply or from the switching regulators depending on the application requirements. Since REFOUT is intended to provide DDR memory reference voltage, it should be supplied by any rail supplying voltage to DDR memories; the typical application recommends the use of SW3 as the input supply for REFOUT. Refer to Table 21 for a summary of all power supplies provided by the 34VR500. **Table 21. Power Tree Summary** | Supply | Output Voltage (V) | Step Size (mV) | Maximum Load Current (mA) | | |--------|--------------------------------------------------------------|----------------|---------------------------|--| | SW1 | 0.625 - 1.875 | 25 | 4500 | | | SW2 | 0.625 - 1.975 | 25 | 2000 | | | SW3 | 0.625 - 1.975 | 25 | 2500 | | | SW4 | 0.5*SW3_OUT (VTT for V1, V3, V4, V5), 0.625 - 1.975 (for V2) | | 1000 | | | LDO1 | 0.80 – 1.55 | 50 | 250 | | | LDO2 | 1.8 – 3.3 | 100 | 100 | | | LDO3 | 1.8 – 3.3 | 100 | 350 | | | LDO4 | 1.8 – 3.3 | 100 | 100 | | | LDO5 | 1.8 – 3.3 | 100 200 | | | | REFOUT | 0.5*SW3_OUT | NA | 10 | | <sup>29.</sup> The sense bit, ENS, is not debounced and follows the state of the EN pin. The minimum operating voltage for the main $V_{IN}$ supply is 2.8 V, for lower voltages proper operation is not guaranteed. However at initial power up, the input voltage must surpass the rising UVDET threshold before proper operation is guaranteed. Refer to the representative tables and text specifying each supply for information on performance metrics and operating ranges. <u>Table 22</u> summarizes the UVDET thresholds. Table 22. UVDET Threshold | UVDET Threshold | V <sub>IN</sub> | |-----------------|-----------------| | Rising | 3.1 V | | Falling | 2.65 V | Figure 10. 34VR500 Typical Power Map ## 6.4.4 Buck Regulators Each buck regulator is capable of operating in PFM, APS, and PWM switching modes. #### 6.4.4.1 Current Limit Each buck regulator has a programmable current limit. In an overcurrent condition, the current is limited cycle-by-cycle. If the current limit condition persists for more than 8.0 ms, a fault interrupt is generated. ## 6.4.4.2 General Control To improve system efficiency the buck regulators can operate in different switching modes. Changing between switching modes can occur by any of the following means: I<sup>2</sup>C programming, exiting/entering the Standby mode, exiting/entering Sleep mode, and load current variation. Available switching modes for buck regulators are presented in <u>Table 23</u>. **Table 23. Switching Mode Description** | Mode | Description | |------|------------------------------------------------------------------------------------------------------------------------| | OFF | The regulator is switched off and the output voltage is discharged. | | PFM | In this mode, the regulator is always in PFM mode, which is useful at light loads for optimized efficiency. | | PWM | In this mode, the regulator is always in PWM mode operation regardless of load conditions. | | APS | In this mode, the regulator moves automatically between pulse skipping mode and PWM mode depending on load conditions. | During soft-start of the buck regulators, the controller transitions through the PFM, APS, and PWM switching modes. 3.0 ms (typical) after the output voltage reaches regulation, the controller transitions to the selected switching mode. Depending on the particular switching mode selected, additional ripple may be observed on the output voltage rail as the controller transitions between switching modes. Table 24 summarizes the Buck regulator programmability for Normal and Standby modes. Table 24. Regulator Mode Control | SWxMODE[3:0] | Normal Mode | Standby Mode | SWxMODE[3:0] | Normal Mode | Standby Mode | |--------------|-------------|--------------|--------------|-------------|--------------| | 0000 | Off | Off | 1000 | APS | APS | | 0001 | PWM | Off | 1001 | Reserved | Reserved | | 0010 | Reserved | Reserved | 1010 | Reserved | Reserved | | 0011 | PFM | Off | 1011 | Reserved | Reserved | | 0100 | APS | Off | 1100 | APS | PFM | | 0101 | PWM | PWM | 1101 | PWM | PFM | | 0110 | PWM | APS | 1110 | Reserved | Reserved | | 0111 | Reserved | Reserved | 1111 | Reserved | Reserved | Transitioning between Normal and Standby modes can affect a change in switching modes as well as output voltage. The rate of the output voltage change is controlled by the Dynamic Voltage Scaling (DVS), explained in Dynamic Voltage Scaling. For each regulator, the output voltage options are the same for Normal and Standby modes. When in Standby mode, the regulator outputs the voltage programmed in its standby voltage register and will operate in the mode selected by the SWxMODE[3:0] bits. Upon exiting Standby mode, the regulator will return to its normal switching mode and its output voltage programmed in its voltage register. Any regulators whose SWxOMODE bit is set to "1" will enter Sleep mode if a EN turn-off event occurs, and any regulator whose SWxOMODE bit is set to "0" will be turned off. In Sleep mode, the regulator outputs the voltage programmed in its off (Sleep) voltage register and operates in the PFM mode. The regulator will exit the Sleep mode when a turn-on event occurs. Any regulator whose SWxOMODE bit is set to "1" will remain on and change to its normal configuration settings when exiting the Sleep state to the ON state. Any regulator whose SWxOMODE bit is set to "0" will be powered up with the same delay in the start-up sequence as when powering On from Off. At this point, the regulator returns to its default ON state output voltage and switch mode settings. Table 18 shows the control bits in Sleep mode. When Sleep mode is activated by the SWxOMODE bit, the regulator will use the set point as programmed by SWxOFF[5:0] for SW1, SW2, SW3, and SW4. ## 6.4.4.3 Dynamic Voltage Scaling To reduce overall power consumption, processor core voltages can be varied depending on the mode or activity level of the processor. - 1. Normal operation: The output voltage is selected by I<sup>2</sup>C bits SWx[5:0] for SW1, SW2, SW3, and SW4. A voltage transition initiated by I<sup>2</sup>C is governed by the DVS stepping rates shown in <u>Table 26</u>. - 2. Standby Mode: The output voltage can be higher, or lower than in normal operation, but is typically selected to be the lowest state retention voltage of a given processor; it is selected by I<sup>2</sup>C bits SWxSTBY[5:0] for SW1, SW2, SW3, and SW4. Voltage transitions initiated by a Standby event are governed by the SWxDVSSPEED[1:0] and I<sup>2</sup>C bits shown in <u>Table 26</u>. - 3. Sleep Mode: The output voltage can be higher or lower than in normal operation, but is typically selected to be the lowest state retention voltage of a given processor; it is selected by I<sup>2</sup>C bits SWxOFF[5:0] for SW1, SW2, SW3, and SW4. Voltage transitions initiated by a turn-off event are governed by the SWxDVSSPEED[1:0] I<sup>2</sup>C bits shown in Table 26. Table 25, Table 26, summarize the set point control and DVS time stepping applied to all regulators. Table 25. DVS Control Logic for SW1, SW2, SW3, and SW4 | STBY | Set Point Selected by | |------|-----------------------| | 0 | SWx[5:0] | | 1 | SWxSTBY[5:0] | Table 26. DVS Speed Selection for SW1, SW2, SW3, and SW4 | SWxDVSSPEED[1:0] | Function | |------------------|------------------------| | 00 | 25 mV step each 2.0 μs | | 01 (default) | 25 mV step each 4.0 μs | | 10 | 25 mV step each 8.0 μs | | 11 | 25 mV step each 16 μs | The regulators have a strong sourcing capability and sinking capability in PWM mode, therefore the fastest rising and falling slopes are determined by the regulator in PWM mode. However, if the regulators are programmed in PFM or APS mode during a DVS transition, the falling slope can be influenced by the load. Additionally, as the current capability in PFM mode is reduced, controlled DVS transitions in PFM mode could be affected. Critically timed DVS transitions are best assured with PWM mode operation. The following diagram shows the general behavior for the regulators when initiated with I<sup>2</sup>C programming, or standby control. During the DVS period the overcurrent condition on the regulator should be masked. Figure 11. Voltage Stepping with DVS ## 6.4.4.4 Regulator Phase Clock The SWxPHASE[1:0] bits select the phase of the regulator clock as shown in <u>Table 27</u>. By default, each regulator is initialized at 90 ° out of phase with respect to each other. For example, SW1 is set to 0 °, SW2 is set to 90 °, SW3 is set to 180 °, and SW4 is set to 270 ° by default at power up. **Table 27. Regulator Phase Clock Selection** | SWxPHASE[1:0] | Phase of Clock Sent to Regulator (degrees) | |---------------|--------------------------------------------| | 00 | 0 | | 01 | 90 | | 10 | 180 | | 11 | 270 | The SWxFREQ[1:0] register is used to set the desired switching frequency for each one of the buck regulators. <u>Table 29</u> shows the selectable options for SWxFREQ[1:0]. For each frequency, all phases will be available, this allows regulators operating at different frequencies to have different relative switching phases. However, not all combinations are practical. For example, 2.0 MHz, 90 ° and 4.0 MHz, 180 ° are the same in terms of phasing. <u>Table 28</u> shows the optimum phasing when using more than one switching frequency. Table 28. Optimum Phasing | Frequencies | Optimum Phasing | |-------------|-----------------| | 1.0 MHz | 0 ° | | 2.0 MHz | 180 ° | | 1.0 MHz | 0 ° | | 4.0 MHz | 180 ° | | 2.0 MHz | 0 ° | | 4.0 MHz | 180 ° | | 1.0 MHz | 0 ° | | 2.0 MHz | 90 ° | | 4.0 MHz | 90 ° | **Table 29. Regulator Frequency Configuration** | SWxFREQ[1:0] | Frequency | |--------------|-----------| | 00 | 1.0 MHz | | 01 | 2.0 MHz | | 10 | 4.0 MHz | | 11 | Reserved | ## 6.4.4.5 SW1 Regulator The SW1 is a 4.5 A regulator capable of providing an output from 0.625 to 1.875 V. Figure 12 shows a high level block diagram of the SW1 regulator. Figure 12. SW1 Regulator Block Diagram ## 6.4.4.6 SW1 Setup and Control Registers SW1 output voltage is programmable from 0.625 to 1.875 V in steps of 25 mV. After power up in the default voltage, the output voltage can be changed in the Normal, Standby and Sleep mode by writing to the SW1[5:0], SW1STBY[5:0], and SW1OFF[5:0] respectively. Figure 30 shows the output voltage coding for these registers. Table 30. SW1 Output Voltage Configuration | Set Point | SW1[5:0]<br>SW1STBY[5:0]<br>SW1OFF[5:0] | SW1 Output (V) | Set Point | SW1[5:0]<br>SW1STBY[5:0]<br>SW1OFF[5:0] | SW1 Output (V) | |-----------|-----------------------------------------|----------------|-----------|-----------------------------------------|----------------| | 13 | 001101 | 0.6250 | 39 | 100111 | 1.2750 | | 14 | 001110 | 0.6500 | 40 | 101000 | 1.3000 | | 15 | 001111 | 0.6750 | 41 | 101001 | 1.3250 | | 16 | 010000 | 0.7000 | 42 | 101010 | 1.3500 | | 17 | 010001 | 0.7250 | 43 | 101011 | 1.3750 | | 18 | 010010 | 0.7500 | 44 | 101100 | 1.4000 | | 19 | 010011 | 0.7750 | 45 | 101101 | 1.4250 | | 20 | 010100 | 0.8000 | 46 | 101110 | 1.4500 | | 21 | 010101 | 0.8250 | 47 | 101111 | 1.4750 | Table 30. SW1 Output Voltage Configuration (continued) | Set Point | SW1[5:0]<br>SW1STBY[5:0]<br>SW1OFF[5:0] | SW1 Output (V) | Set Point | SW1[5:0]<br>SW1STBY[5:0]<br>SW1OFF[5:0] | SW1 Output (V) | |-----------|-----------------------------------------|----------------|-----------|-----------------------------------------|----------------| | 22 | 010110 | 0.8500 | 48 | 110000 | 1.5000 | | 23 | 010111 | 0.8750 | 49 | 110001 | 1.5250 | | 24 | 011000 | 0.9000 | 50 | 110010 | 1.5500 | | 25 | 011001 | 0.9250 | 51 | 110011 | 1.5750 | | 26 | 011010 | 0.9500 | 52 | 110100 | 1.6000 | | 27 | 011011 | 0.9750 | 53 | 110101 | 1.6250 | | 28 | 011100 | 1.0000 | 54 | 110110 | 1.6500 | | 29 | 011101 | 1.0250 | 55 | 110111 | 1.6750 | | 30 | 011110 | 1.0500 | 56 | 111000 | 1.7000 | | 31 | 011111 | 1.0750 | 57 | 111001 | 1.7250 | | 32 | 100000 | 1.1000 | 58 | 111010 | 1.7500 | | 33 | 100001 | 1.1250 | 59 | 111011 | 1.7750 | | 34 | 100010 | 1.1500 | 60 | 111100 | 1.8000 | | 35 | 100011 | 1.1750 | 61 | 111101 | 1.8250 | | 36 | 100100 | 1.2000 | 62 | 111110 | 1.8500 | | 37 | 100101 | 1.2250 | 63 | 111111 | 1.8750 | | 38 | 100110 | 1.2500 | | | | <u>Table 31</u> provides a list of registers used to configure and operate SW1 and a detailed description on each one of these register is provided in <u>Table 31</u> through <u>Table 36</u>. Table 31. SW1 Register Summary | Register | Address | Output | |----------|---------|--------------------------------------------------| | SW1VOLT | 0x2E | SW1 Output voltage set point in normal operation | | SW1STBY | 0x2F | SW1 Output voltage set point in Standby | | SW10FF | 0x30 | SW1 Output voltage set point in Sleep | | SW1MODE | 0x31 | SW1 Switching Mode selector register | | SW1CONF | 0x32 | SW1 DVS, Phase, Frequency and ILIM configuration | Table 32. Register SW1VOLT - ADDR 0x2E | Name | Bit # | R/W | Default | Description | |--------|-------|-----|---------|----------------------------------------------------------------------------------------------------------------| | SW1 | 5:0 | R/W | 0x00 | Sets the SW1 output voltage during normal operation mode. See <u>Table 30</u> for all possible configurations. | | UNUSED | 7:6 | _ | 0x00 | UNUSED | Table 33. Register SW1STBY - ADDR 0x2F | Name | Bit # | R/W | Default | Description | |---------|-------|-----|---------|-------------------------------------------------------------------------------------------------------| | SW1STBY | 5:0 | R/W | 0x00 | Sets the SW1 output voltage during Standby mode. See <u>Table 30</u> for all possible configurations. | | UNUSED | 7:6 | _ | 0x00 | UNUSED | 34VR500 Table 34. Register SW1OFF - ADDR 0x30 | Name | Bit # | R/W | Default | Description | |--------|-------|-----|---------|-----------------------------------------------------------------------------------------------------| | SW10FF | 5:0 | R/W | 0x00 | Sets the SW1 output voltage during Sleep mode. See <u>Table 30</u> for all possible configurations. | | UNUSED | 7:6 | _ | 0x00 | UNUSED | Table 35. Register SW1MODE - ADDR 0x31 | Name | Bit# | R/W | Default | Description | |----------|------|-----|---------|---------------------------------------------------------------------------------------------| | SW1MODE | 3:0 | R/W | 0x80 | Sets the SW1 switching operation mode. See <u>Table 23</u> for all possible configurations. | | UNUSED | 4 | _ | 0x00 | UNUSED | | SW10MODE | 5 | R/W | 0x00 | Set status of SW1 when in Sleep mode 0 = OFF 1 = PFM | | UNUSED | 7:6 | _ | 0x00 | UNUSED | Table 36. Register SW1CONF - ADDR 0x32 | Name | Bit# | R/W | Default | Description | |-------------|------|-----|---------|--------------------------------------------------------------------------------------------| | SW1ILIM | 0 | R/W | 0x00 | SW1 current limit level selection 0 = High level current limit 1 = Low level current limit | | UNUSED | 1 | R/W | 0x00 | Unused | | SW1FREQ | 3:2 | R/W | 0x00 | SW1 switching frequency selector. See <u>Table 29</u> . | | SW1PHASE | 5:4 | R/W | 0x00 | SW1 Phase clock selection. See <u>Table 27</u> . | | SW1DVSSPEED | 7:6 | R/W | 0x00 | SW1 DVS speed selection. See <u>Table 26</u> . | ## 6.4.4.7 SW1 External Components Table 37. SW1 External Component Recommendations | Components | Description | Component | | | | | |--------------------------------------|-------------------------------|-----------------------------------------|--|--|--|--| | C <sub>INSW1</sub> (30) | SW1input capacitor | 3 x 4.7 μF | | | | | | C <sub>IN1HF</sub> (30) | SW1decoupling input capacitor | 3 x 0.1 μF | | | | | | C <sub>OSW1</sub> (30) | SW1 output capacitor | 7 x 22 μF | | | | | | L <sub>SW1</sub> | SW1 inductor | 0.68 μH, DCR = 10 mΩ, $I_{SAT}$ = 9.0 A | | | | | | Notes 30. Use X5R or X7R capacitors. | | | | | | | ## 6.4.4.8 SW1 Specifications #### **Table 38. SW1 Electrical Characteristics** All parameters are specified at $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = $V_{PVIN1}$ = 3.6 V, $V_{SW1}$ = 1.2 V, $I_{SW1}$ = 100 mA, $V_{VBIAS}$ = 1.0 V $\pm 4.0\%$ , typical external component values, $f_{SW1}$ = 2.0 MHz, unless otherwise noted. Typical values are characterized at $V_{IN}$ = $V_{PVIN1}$ = 3.6 V, $V_{SW1}$ = 1.2 V, $I_{SW1}$ = 100 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Note | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------|-----------------------|---------------|------| | itch Mode Su | pply SW1 | l | | | | | | V <sub>PVIN1</sub> | Operating Input Voltage | 2.8 | _ | 4.5 | V | | | V <sub>SW1</sub> | Nominal Output Voltage | _ | Table 30 | _ | V | | | V <sub>SW1ACC</sub> | Output Voltage Accuracy • PWM, APS, 2.8 V < V <sub>IN</sub> < 4.5 V, 0 < I <sub>SW1</sub> < 4.5 A 0.625 V ≤ V <sub>SW1</sub> ≤ 1.450 V 1.475 V ≤ V <sub>SW1</sub> ≤ 1.875 V | -25<br>-3.0 | | 25<br>3.0 | mV<br>% | | | | <ul> <li>PFM, steady state, 2.8 V &lt; V<sub>IN</sub> &lt; 4.5 V, 0 &lt; I<sub>SW1</sub> &lt; 150 mA</li> <li>0.625 V &lt; V<sub>SW1</sub> &lt; 0.675 V</li> <li>0.7 V &lt; V<sub>SW1</sub> &lt; 0.85 V</li> <li>0.875 V &lt; V<sub>SW1</sub> &lt; 1.875 V</li> </ul> | -65<br>-45<br>-3.0 | -<br>-<br>- | 65<br>45<br>3.0 | mV<br>mV<br>% | | | I <sub>SW1</sub> | Rated Output Load Current,<br>2.8 V < V <sub>IN</sub> < 4.5 V, 0.625 V < V <sub>SW1</sub> < 1.875 V | _ | - | 4500 | mA | | | I <sub>SW1LIM</sub> | Current Limiter Peak Current Detection Current through Inductor SW1ILIM = 0 SW1ILIM = 1 | 7.1<br>5.3 | 10.5<br>7.9 | 13.7<br>10.3 | A | | | V <sub>SW1</sub> | Start-up Overshoot $I_{SW1}$ = 0 mA DVS clk = 25 mV/4 $\mu$ s, $V_{IN}$ = $V_{PVIN1}$ = 4.5 V, $V_{SW1}$ = 1.875 V | _ | - | 66 | mV | | | t <sub>ONSW1</sub> | Turn-on Time, Enable to 90% of end value<br>$I_{SW1}$ = 0 mA, DVS clk = 25 mV/4.0 $\mu$ s, $V_{IN}$ = $V_{PVIN1}$ = 4.5 V, $V_{SW1}$ = 1.875 V | _ | - | 500 | μs | | | f <sub>SW1</sub> | Switching Frequency SW1FREQ[1:0] = 00 SW1FREQ[1:0] = 01 SW1FREQ[1:0] = 10 | | 1.0<br>2.0<br>4.0 | -<br>-<br>- | MHz | | | Efficiency • V <sub>IN</sub> = 3.6 V, f <sub>SW1</sub> = 2.0 MHz, L <sub>SW1</sub> = 1.0 μH PFM, 0.9 V, 1.0 mA PFM, 1.2 V, 50 mA APS, PWM, 1.2 V, 850 mA APS, PWM, 1.2 V, 1275 mA APS, PWM, 1.2 V, 2125 mA APS, PWM, 1.2 V, 4500 mA | | -<br>-<br>-<br>-<br>- | 77<br>82<br>86<br>84<br>80<br>68 | -<br>-<br>-<br>-<br>- | % | | | ΔV <sub>SW1</sub> | Output Ripple | _ | 5.0 | - | mV | | | $V_{SW1LIR}$ | Line Regulation (APS, PWM) | _ | _ | 20 | mV | | | V <sub>SW1LOR</sub> | DC Load Regulation (APS, PWM) | _ | _ | 20 | mV | | | V <sub>SW1LOTR</sub> | Transient Load Regulation • Transient load = 0 to 2.25 A, di/dt = 100 mA/μs Overshoot Undershoot | _<br>_ | | 50<br>50 | mV | | #### Table 38. SW1 Electrical Characteristics (continued) All parameters are specified at $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = $V_{PVIN1}$ = 3.6 V, $V_{SW1}$ = 1.2 V, $I_{SW1}$ = 100 mA, $V_{VBIAS}$ = 1.0 V $\pm 4.0\%$ , typical external component values, $f_{SW1}$ = 2.0 MHz, unless otherwise noted. Typical values are characterized at $V_{IN}$ = $V_{PVIN1}$ = 3.6 V, $V_{SW1}$ = 1.2 V, $I_{SW1}$ = 100 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |---------------------|----------------------------------------------------------------|--------|-----------|--------|------|-------| | Switch Mode Su | pply SW1 (continued) | | | | | • | | I <sub>SW1Q</sub> | Quiescent Current PFM Mode APS Mode | _<br>_ | 18<br>145 | _<br>_ | μА | | | R <sub>SW1DIS</sub> | Discharge Resistance | - | 600 | - | Ω | | | R <sub>ONSW1P</sub> | SW1 P-MOSFET R <sub>DS(on)</sub><br>V <sub>PVIN1</sub> = 3.3 V | - | 60 | 77 | mΩ | | | R <sub>ONSW1N</sub> | SW1 N-MOSFET $R_{DS(on)}$<br>$V_{PVIN1} = 3.3 \text{ V}$ | - | 80 | 101 | mΩ | | SW1 Efficiency Waveform: VIN = 3.3 V; VOUT = 1.8 V SW1 Efficiency Waveform: VIN = 3.6 V; VOUT = 1.2 V Figure 13. SW1 Efficiency Waveforms Figure 14. Load tRansient Response - SW1 (APS) ## 6.4.4.9 SW2 SW2 is a 2.0 A rated buck regulator. <u>Table 23</u> describes the modes, and <u>Table 24</u> show the options for the SWxMODE[3:0] bits. <u>Figure 15</u> shows the block diagram and the external component connections for SW2 regulator. Figure 15. SW2 Block Diagram ## 6.4.4.10 SW2 Setup and Control Registers SW2 output voltage is programmable from 0.625 to 1.975 V. The output voltage set point is independently programmed for Normal, Standby, and Sleep mode by setting the SW2[5:0], SW2STBY[5:0] and SW2OFF[5:0] bits, respectively. <u>Table 39</u> shows the output voltage coding valid for SW2. Table 39. SW2 Output Voltage Configuration | Set Point | SW2[5:0] | SW2 Output | Set Point | SW2[5:0] | SW2 Output | |-----------|----------|------------|-----------|----------|------------| | 9 | 001001 | 0.6250 | 37 | 100101 | 1.3250 | | 10 | 001010 | 0.6500 | 38 | 100110 | 1.3500 | | 11 | 001011 | 0.6750 | 39 | 100111 | 1.3750 | | 12 | 001100 | 0.7000 | 40 | 101000 | 1.4000 | | 13 | 001101 | 0.7250 | 41 | 101001 | 1.4250 | | 14 | 001110 | 0.7500 | 42 | 101010 | 1.4500 | | 15 | 001111 | 0.7750 | 43 | 101011 | 1.4750 | | 16 | 010000 | 0.8000 | 44 | 101100 | 1.5000 | | 17 | 010001 | 0.8250 | 45 | 101101 | 1.5250 | | 18 | 010010 | 0.8500 | 46 | 101110 | 1.5500 | | 19 | 010011 | 0.8750 | 47 | 101111 | 1.5750 | | 20 | 010100 | 0.9000 | 48 | 110000 | 1.6000 | | 21 | 010101 | 0.9250 | 49 | 110001 | 1.6250 | | 22 | 010110 | 0.9500 | 50 | 110010 | 1.6500 | | 23 | 010111 | 0.9750 | 51 | 110011 | 1.6750 | | 24 | 011000 | 1.0000 | 52 | 110100 | 1.7000 | | 25 | 011001 | 1.0250 | 53 | 110101 | 1.7250 | | 26 | 011010 | 1.0500 | 54 | 110110 | 1.7500 | | 27 | 011011 | 1.0750 | 55 | 110111 | 1.7750 | | 28 | 011100 | 1.1000 | 56 | 111000 | 1.8000 | | 29 | 011101 | 1.1250 | 57 | 111001 | 1.8250 | | 30 | 011110 | 1.1500 | 58 | 111010 | 1.8500 | | 31 | 011111 | 1.1750 | 59 | 111011 | 1.8750 | | 32 | 100000 | 1.2000 | 60 | 111100 | 1.9000 | | 33 | 100001 | 1.2250 | 61 | 111101 | 1.9250 | | 34 | 100010 | 1.2500 | 62 | 111110 | 1.9500 | | 35 | 100011 | 1.2750 | 63 | 111111 | 1.9750 | | 36 | 100100 | 1.3000 | | | | Setup and control of SW2 is done through $I^2C$ registers listed in <u>Table 40</u>, and a detailed description of each one of the registers is provided in <u>Tables 41</u> to <u>Table 45</u>. Table 40. SW2 Register Summary | Register | Address | Description | |----------|---------|-----------------------------------------------| | SW2VOLT | 0x35 | Output voltage set point on normal operation | | SW2STBY | 0x36 | Output voltage set point on Standby | | SW2OFF | 0x37 | Output voltage set point on Sleep | | SW2MODE | 0x38 | Switching Mode selector register | | SW2CONF | 0x39 | DVS, Phase, Frequency, and ILIM configuration | ## Table 41. Register SW2VOLT - ADDR 0x35 | Name | Bit# | R/W | Default | Description | |------|------|-----|---------|----------------------------------------------------------------------------------------------------------------| | SW2 | 5:0 | R/W | 0x00 | Sets the SW2 output voltage during normal operation mode. See <u>Table 39</u> for all possible configurations. | ## Table 42. Register SW2STBY - ADDR 0x36 | Name | Bit # | R/W | Default | Description | |---------|-------|-----|---------|----------------------------------------------------------------------------------------------------------| | SW2STBY | 5:0 | R/W | 0x00 | Sets the SW2 output voltage during Standby mode.<br>See <u>Table 39</u> for all possible configurations. | #### Table 43. Register SW2OFF - ADDR 0x37 | Name | Bit # | R/W | Default | Description | |--------|-------|-----|---------|----------------------------------------------------------------------------------------------| | SW2OFF | 5:0 | R/W | 0x00 | Sets the SW2 output voltage during Sleep mode. See Table 39 for all possible configurations. | ## Table 44. Register SW2MODE - ADDR 0x38 | Name | Bit# | R/W | Default | Description | |----------|------|-----|---------|--------------------------------------------------------------------------------------| | SW2MODE | 3:0 | R/W | 0x80 | Sets the SW2 switching operation mode. See Table 23 for all possible configurations. | | UNUSED | 4 | _ | 0x00 | UNUSED | | SW2OMODE | 5 | R/W | 0x00 | Set status of SW2 when in Sleep mode<br>0 = OFF<br>1 = PFM | | UNUSED | 7:6 | _ | 0x00 | UNUSED | # Table 45. Register SW2CONF - ADDR 0x39 | Name | Bit# | R/W | Default | Description | |-------------|------|-----|---------|--------------------------------------------------------------------------------------------| | SW2ILIM | 0 | R/W | 0x00 | SW2 current limit level selection 0 = High level current limit 1 = Low level current limit | | UNUSED | 1 | R/W | 0x00 | Unused | | SW2FREQ | 3:2 | R/W | 0x00 | SW2 switching frequency selector.<br>See <u>Table 29</u> . | | SW2PHASE | 5:4 | R/W | 0x00 | SW2 Phase clock selection.<br>See <u>Table 27</u> . | | SW2DVSSPEED | 7:6 | R/W | 0x00 | SW2 DVS speed selection.<br>See <u>Table 28</u> . | # 6.4.4.11 SW2 External Components Table 46. SW2 External Component Recommendations | Components | Description | Values | |-------------------------|--------------------------------|--------------------------------------------| | C <sub>INSW2</sub> (31) | SW2 Input capacitor | 4.7 μF | | C <sub>IN2HF</sub> (31) | SW2 Decoupling input capacitor | 0.1 μF | | C <sub>OSW2</sub> (31) | SW2 Output capacitor | 3 x 22 μF | | L <sub>SW2</sub> | SW2 Inductor | 1.5 μH<br>DCR = 50 mΩ<br>$I_{SAT}$ = 2.6 A | #### Notes # 6.4.4.12 SW2 Specifications #### **Table 47. SW2 Electrical Characteristics** All parameters are specified at $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = $V_{PVIN2}$ = 3.6 V, $I_{SW2}$ = 100 mA, $V_{VBIAS}$ = 1.0 V $\pm$ 4.0%, typical external component values, $f_{SW2}$ = 2.0 MHz, unless otherwise noted. Typical values are characterized at $V_{IN}$ = $V_{PVIN2}$ = 3.6 V, $I_{SW2}$ = 100 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |---------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------|-----------------------------|---------------------|---------| | Switch Mode Su | pply SW2 | | • | | | <u></u> | | V <sub>PVIN2</sub> | Operating Input Voltage | 2.8 | _ | 4.5 | V | | | V <sub>SW2</sub> | Nominal Output Voltage | _ | Table 39 | - | V | | | V <sub>SW2ACC</sub> | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | -45<br>-3.0<br>-65<br>-45<br>-45 | -<br>-<br>-<br>- | 45<br>3.0<br>65<br>45<br>45 | mV<br>%<br>mV<br>mV | | | I <sub>SW2</sub> | Rated Output Load Current<br>2.8 V < V <sub>IN</sub> < 4.5 V, 0.625 V < V <sub>SW2</sub> < 1.975 V | - | _ | 2000 | mA | | | I <sub>SW2LIM</sub> | Current Limiter Peak Current Detection Current through Inductor SW2ILIM = 0 SW2ILIM = 1 | 2.8<br>2.1 | 4.0<br>3.0 | 5.2<br>3.9 | А | | | V <sub>SW2OSH</sub> | Start-up Overshoot $I_{SW2}$ = 0.0 mA, DVS clk = 25 mV/4 $\mu$ s, $V_{IN}$ = $V_{PVIN2}$ = 4.5 V | _ | _ | 66 | mV | | | tON <sub>SW2</sub> | Turn-ON Time, Enable to 90% of end value $I_{SW2}$ = 0.0 mA, DVS clk = 25 mV/4 $\mu$ s, $V_{IN}$ = $V_{PVIN2}$ = 4.5 V | - | _ | 500 | μs | | | f <sub>SW2</sub> | Switching Frequency<br>SW2FREQ[1:0] = 00<br>SW2FREQ[1:0] = 01<br>SW2FREQ[1:0] = 10 | -<br>-<br>- | 1.0<br>2.0<br>4.0 | -<br>-<br>- | MHz | | <sup>31.</sup> Use X5R or X7R capacitors. #### Table 47. SW2 Electrical Characteristics (continued) All parameters are specified at $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = $V_{PVIN2}$ = 3.6 V, $I_{SW2}$ = 100 mA, $V_{VBIAS}$ = 1.0 V $\pm$ 4.0%, typical external component values, $f_{SW2}$ = 2.0 MHz, unless otherwise noted. Typical values are characterized at $V_{IN}$ = $V_{PVIN2}$ = 3.6 V, $I_{SW2}$ = 100 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |---------------------|-------------------------------------------------------------------------|----------|------|------|--------|-------| | vitch Mode Su | pply SW2 (Continued) | <b>'</b> | | l | l | I | | | Efficiency | | | | | | | | • $V_{IN} = 2.8V$ , $f_{SW2} = 2.0$ MHz, $L_{SW2} = 1.0$ $\mu$ H | | | | | | | | APS, PWM, 1.0 V, 1000 mA | _ | 77 | _ | | | | η <sub>SW2</sub> | • $V_{IN}$ = 4.5V, $f_{SW2}$ = 2.0 MHz, $L_{SW2}$ = 1.0 $\mu$ H | | | | % | | | | PFM, 1.0 V, 50 mA | _ | 68 | _ | | | | | APS, 1.0 V, 1.0 mA | _ | 68 | _ | | | | | APS, 1.0 V, 1000 mA | _ | 76 | _ | | | | $\Delta V_{SW2}$ | Output Ripple | _ | 5.0 | _ | mV | | | V <sub>SW2LIR</sub> | Line Regulation (APS, PWM) | - | _ | 20 | mV | | | V <sub>SW2LOR</sub> | DC Load Regulation (APS, PWM) | - | _ | 20 | mV | | | | Transient Load Regulation | | | | | | | V | <ul> <li>Transient load = 0.0 mA to 0.5 A, di/dt = 100 mA/μs</li> </ul> | | | | mV | | | $V_{SW2LOTR}$ | Overshoot | _ | _ | 50 | IIIV | | | | Undershoot | _ | _ | 50 | | | | | Quiescent Current | | | | | | | lowes | PFM Mode | _ | 23 | _ | μA | | | I <sub>SW2Q</sub> | APS Mode (Low output voltage settings) | _ | 145 | _ | μΛ | | | | APS Mode (High output voltage settings) | _ | 305 | _ | | | | itch Mode Su | pply SW2 (Continued) | | | | | | | D | SW2 P-MOSFET R <sub>DS(on)</sub> | | 190 | 209 | mΩ | | | R <sub>ONSW2P</sub> | at $V_{IN} = V_{PVIN2} = 3.3 \text{ V}$ | _ | 190 | 209 | 1112.2 | | | D | SW2 N-MOSFET R <sub>DS(on)</sub> | | 212 | 255 | mΩ | | | R <sub>ONSW2N</sub> | at $V_{IN} = V_{PVIN2} = 3.3 \text{ V}$ | _ | 212 | 255 | 1115.2 | | | R <sub>SW2DIS</sub> | Discharge Resistance | _ | 600 | _ | Ω | | Figure 16. SW2 Efficiency Waveforms 34VR500 Figure 17. Load Transient Response - SW2 (PWM) # 6.4.4.13 SW3 SW3 is a 2.5 A regulator capable of providing an output from 0.625 V to 1.975 V. Figure 18 shows a high level block diagram of the SW3 regulator. Figure 18. SW3 Regulator Block Diagram # 6.4.4.14 SW3 Setup and Control Registers SW3 output voltage is programmable from 0.625 to 1.975 V. The output voltage set point is independently programmed for Normal, Standby, and Sleep mode by setting the SW3[5:0], SW3STBY[5:0], and SW3OFF[5:0] bits respectively. <u>Table 48</u> shows the output voltage coding valid for SW3. Table 48. SW3 Output Voltage Configuration | Set Point | SW3[5:0] | SW3 Output | Set Point | SW3[5:0] | SW3 Output | |-----------|----------|------------|-----------|----------|------------| | 9 | 001001 | 0.6250 | 37 | 100101 | 1.3250 | | 10 | 001010 | 0.6500 | 38 | 100110 | 1.3500 | | 11 | 001011 | 0.6750 | 39 | 100111 | 1.3750 | | 12 | 001100 | 0.7000 | 40 | 101000 | 1.4000 | | 13 | 001101 | 0.7250 | 41 | 101001 | 1.4250 | | 14 | 001110 | 0.7500 | 42 | 101010 | 1.4500 | | 15 | 001111 | 0.7750 | 43 | 101011 | 1.4750 | | 16 | 010000 | 0.8000 | 44 | 101100 | 1.5000 | | 17 | 010001 | 0.8250 | 45 | 101101 | 1.5250 | | 18 | 010010 | 0.8500 | 46 | 101110 | 1.5500 | | 19 | 010011 | 0.8750 | 47 | 101111 | 1.5750 | | 20 | 010100 | 0.9000 | 48 | 110000 | 1.6000 | | 21 | 010101 | 0.9250 | 49 | 110001 | 1.6250 | | 22 | 010110 | 0.9500 | 50 | 110010 | 1.6500 | | 23 | 010111 | 0.9750 | 51 | 110011 | 1.6750 | | 24 | 011000 | 1.0000 | 52 | 110100 | 1.7000 | | 25 | 011001 | 1.0250 | 53 | 110101 | 1.7250 | | 26 | 011010 | 1.0500 | 54 | 110110 | 1.7500 | | 27 | 011011 | 1.0750 | 55 | 110111 | 1.7750 | | 28 | 011100 | 1.1000 | 56 | 111000 | 1.8000 | | 29 | 011101 | 1.1250 | 57 | 111001 | 1.8250 | | 30 | 011110 | 1.1500 | 58 | 111010 | 1.8500 | | 31 | 011111 | 1.1750 | 59 | 111011 | 1.8750 | | 32 | 100000 | 1.2000 | 60 | 111100 | 1.9000 | | 33 | 100001 | 1.2250 | 61 | 111101 | 1.9250 | | 34 | 100010 | 1.2500 | 62 | 111110 | 1.9500 | | 35 | 100011 | 1.2750 | 63 | 111111 | 1.9750 | | 36 | 100100 | 1.3000 | | | | <u>Table 49</u> provides a list of registers used to configure and operate SW3. A detailed description on each of these register is provided on <u>Tables 49</u> through <u>Table 54</u>. ## Table 49. SW3 Register Summary | Register | Address | Output | |----------|---------|--------------------------------------------------| | SW3VOLT | 0x3C | SW3 Output voltage set point on normal operation | | SW3STBY | 0x3D | SW3 Output voltage set point on Standby | | SW3OFF | 0x3E | SW3 Output voltage set point on Sleep | | SW3MODE | 0x3F | SW3 Switching mode selector register | | SW3CONF | 0x40 | SW3 DVS, phase, frequency and ILIM configuration | ## Table 50. Register SW3VOLT - ADDR 0x3C | Name | Bit# | R/W | Default | Description | |------|------|-----|---------|-----------------------------------------------------------------------------------------------------------------| | SW3 | 5:0 | R/W | 0x00 | Sets the SW3 output voltage, during normal operation mode. See <u>Table 48</u> for all possible configurations. | # Table 51. Register SW3STBY - ADDR 0x3D | Name | Bit# | R/W | Default | Description | |---------|------|-----|---------|--------------------------------------------------------------------------------------------------------| | SW3STBY | 5:0 | R/W | 0x00 | Sets the SW3 output voltage, during Standby mode. See <u>Table 48</u> for all possible configurations. | # Table 52. Register SW3OFF - ADDR 0x3E | Name | Bit# | R/W | Default | Description | |--------|------|-----|---------|-----------------------------------------------------------------------------------------------------| | SW3OFF | 5:0 | R/W | 0x00 | Sets the SW3 output voltage during Sleep mode. See <u>Table 48</u> for all possible configurations. | ## Table 53. Register SW3MODE - ADDR 0x3F | Name | Bit # | R/W | Default | Description | |----------|-------|-----|---------|--------------------------------------------------------------------------------------| | SW3MODE | 3:0 | R/W | 0x80 | Sets the SW3 switching operation mode. See Table 23 for all possible configurations. | | UNUSED | 4 | _ | 0x00 | UNUSED | | SW3OMODE | 5 | R/W | 0x00 | Set status of SW3 when in Sleep mode. 0 = OFF 1 = PFM | | UNUSED | 7:6 | _ | 0x00 | UNUSED | ## Table 54. Register SW3CONF - ADDR 0x40 | Name | Bit# | R/W | Default | Description | |-------------|------|-----|---------|--------------------------------------------------------------------------------------------| | SW3ILIM | 0 | R/W | 0x00 | SW3 current limit level selection 0 = High level current limit 1 = Low level current limit | | UNUSED | 1 | R/W | 0x00 | Unused | | SW3FREQ | 3:2 | R/W | 0x00 | SW3 switching frequency selector. See <u>Table 29</u> . | | SW3PHASE | 5:4 | R/W | 0x00 | SW3 Phase clock selection. See <u>Table 27</u> . | | SW3DVSSPEED | 7:6 | R/W | 0x00 | SW3 DVS speed selection. See <u>Table 28</u> . | # 6.4.4.15 SW3 External Components Table 55. SW3 External Component Requirements | Components | Description | SW3 | |-------------------------|--------------------------------|-----------------------------------------------------------| | C <sub>INSW3</sub> (32) | SW3 input capacitor | 2 x 4.7 μF | | C <sub>OSW3</sub> (32) | SW3 output capacitor | 3 x 22 μF | | C <sub>IN3HF</sub> (32) | SW3 decoupling input capacitor | 2 x 0.1 μF | | L <sub>SW3</sub> | SW3 inductor | 1.5 μH<br>DCR = 25 m $\Omega$<br>I <sub>SAT</sub> = 5.0 A | #### Notes # 6.4.4.16 SW3 Specifications ## **Table 56. SW3 Electrical Characteristics** All parameters are specified at $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = $V_{PVIN3}$ = 3.6 V, $V_{SW3}$ = 1.5 V, $I_{SW3}$ = 100 mA, $V_{VBIAS}$ = 1.0 V $\pm$ 4.0%, typical external component values, $f_{SW3}$ = 2.0 MHz. Typical values are characterized at $V_{IN}$ = $V_{PVIN3}$ = 3.6 V, $V_{SW3}$ = 1.5 V, $I_{SW3}$ = 100 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------|-----------------------------|---------------------|-------| | Switch Mode Su | pply SW3 | | | | | | | V <sub>PVIN3</sub> | Operating Input Voltage | 2.8 | - | 4.5 | V | | | V <sub>SW3</sub> | Nominal Output Voltage | - | Table 48 | - | V | | | V <sub>swз</sub> асс | $ \begin{array}{l} \text{Output Voltage Accuracy} \\ \bullet \text{PWM, APS } 2.8 \text{ V} < \text{V}_{\text{IN}} < 4.5 \text{ V}, 0 < \text{I}_{\text{SW3}} < 2.5 \text{ A} \\ 0.625 \text{ V} < \text{V}_{\text{SW3}} < 0.85 \text{ V} \\ 0.875 \text{ V} < \text{V}_{\text{SW3}} < 1.975 \text{ V} \\ \bullet \text{PFM , steady state } (2.8 \text{ V} < \text{V}_{\text{IN}} < 4.5 \text{ V}, 0 < \text{I}_{\text{SW3}} < 50 \text{ mA}) \\ 0.625 \text{ V} < \text{V}_{\text{SW3}} < 0.675 \text{ V} \\ 0.7 \text{ V} < \text{V}_{\text{SW3}} < 0.85 \text{ V} \\ 0.875 \text{ V} < \text{V}_{\text{SW3}} < 1.975 \text{ V} \\ \end{array} $ | -25<br>-3.0<br>-65<br>-45<br>-45 | -<br>-<br>-<br>- | 25<br>3.0<br>65<br>45<br>45 | mV<br>%<br>mV<br>mV | | | I <sub>SW3</sub> | Rated Output Load Current • 2.8 V < V <sub>IN</sub> < 4.5 V, 0.625 V < V <sub>SW3</sub> < 1.975 V PWM, APS mode | - | _ | 2500 | mA | | | I <sub>SW3LIM</sub> | Current Limiter Peak Current Detection Current through inductor SW3ILIM = 0 SW3ILIM = 1 | 3.5<br>2.7 | 5.0<br>3.8 | 6.5<br>4.9 | А | | | V <sub>SW3OSH</sub> | Start-up Overshoot $I_{SW3}$ = 0.0 mA, DVS clk = 25 mV/4 $\mu$ s, $V_{IN}$ = $V_{PVIN3}$ = 4.5 V | - | _ | 66 | mV | | | t <sub>ONSW3</sub> | Turn-on Time Enable to 90% of end value $I_{SW3}$ = 0 mA, DVS clk = 25 mV/4 $\mu$ s, $V_{IN}$ = $V_{PVIN3}$ = 4.5 V | - | _ | 500 | μs | | | f <sub>SW3</sub> | Switching Frequency SW3FREQ[1:0] = 00 SW3FREQ[1:0] = 01 SW3FREQ[1:0] = 10 | -<br>-<br>- | 1.0<br>2.0<br>4.0 | -<br>-<br>- | MHz | | <sup>32.</sup> Use X5R or X7R capacitors. #### Table 56. SW3 Electrical Characteristics (continued) All parameters are specified at $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = $V_{PVIN3}$ = 3.6 V, $V_{SW3}$ = 1.5 V, $I_{SW3}$ = 100 mA, $V_{VBIAS}$ = 1.0 V $\pm$ 4.0%, typical external component values, $f_{SW3}$ = 2.0 MHz. Typical values are characterized at $V_{IN}$ = $V_{PVIN3}$ = 3.6 V, $V_{SW3}$ = 1.5 V, $I_{SW3}$ = 100 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------|-----------------------|------|-------| | Switch Mode Su | pply SW3 (Continued) | <u>'</u> | • | • | | · | | η <sub>SW3</sub> | Efficiency • f <sub>SW3</sub> = 2.0 MHz, L <sub>SW3</sub> 1.0 μH PFM, 1.5 V, 1.0 mA PFM, 1.5 V, 50 mA APS, PWM 1.5 V, 500 mA APS, PWM 1.5 V, 750 mA APS, PWM 1.5 V, 1250 mA APS, PWM 1.5 V, 2500 mA | -<br>-<br>-<br>-<br>- | 84<br>85<br>85<br>84<br>80<br>74 | -<br>-<br>-<br>-<br>- | % | | | $\Delta V_{SW3}$ | Output Ripple | _ | 5.0 | - | mV | | | V <sub>SW3LIR</sub> | Line Regulation (APS, PWM) | _ | - | 20 | mV | | | V <sub>SW3LOR</sub> | DC Load Regulation (APS, PWM) | - | _ | 20 | mV | | | V <sub>SW3LOTR</sub> | Transient Load Regulation • Transient Load = 0.0 mA to 1.25 A, di/dt = 100 mA/μs Overshoot Undershoot | | | 50<br>50 | mV | | | I <sub>SW3Q</sub> | Quiescent Current PFM Mode APS Mode | | 22<br>300 | -<br>- | μΑ | | | R <sub>ONSW3P</sub> | SW3 P-MOSFET R <sub>DSON</sub><br>at V <sub>IN</sub> = V <sub>PVIN3</sub> = 3.3 V | _ | 108 | 123 | mΩ | | | R <sub>ONSW3N</sub> | SW3 N-MOSFET $R_{DSON}$<br>at $V_{IN} = V_{PVIN3} = 3.3 \text{ V}$ | _ | 129 | 163 | mΩ | | | R <sub>SW3DIS</sub> | Discharge Resistance | _ | 600 | _ | Ω | | Figure 19. SW3 Efficiency Waveforms Figure 20. Load Transient Response - SW3 (PWM) ## 6.4.4.17 SW4 SW4 operates by default in VTT mode (for the 34VR500V1, V3, V4, V5) and it's not possible to change this configuration and modify the output voltage after the Start-up sequence. SW4 operates in non VTT mode for the 34VR500V2, and it is possible to change the output voltage by the I<sup>2</sup>C bus. SW4 is a 1.0 A rated buck regulator capable of operating in two modes. In Regulator mode, it operates as a normal buck regulator with a programmable output between 0.625 and 1.975 V. It is capable of operating in the three available switching modes: PFM, APS, and PWM, described on Table 23 and configured by the SW4MODE[3:0] bits, as shown in Table 24. If the system requires DDR memory termination, SW4 can be used in its VTT mode. In the VTT mode, its reference voltage will track the output voltage of SW3, scaled by 0.5. Furthermore, when in VTT mode, only the PWM switching mode is allowed. The minimum output voltage for SW4 in VTT mode is 0.6 V Figure 21 shows the block diagram and the external component connections for the SW4 regulator. Figure 21. SW4 Block Diagram 34VR500 # 6.4.4.18 SW4 Setup and Control Registers In Regulator mode, the SW4 output voltage is programmable from 0.625 to 1.975 V. The output voltage set point is independently programmed for Normal, Standby, and Sleep mode by setting the SW4[5:0], SW4STBY[5:0], and SW4OFF[5:0] bits, respectively. <u>Table 57</u> shows the output voltage coding valid for SW4. Table 57. SW4 Output Voltage Configuration | Set Point | SW4[5:0] | SW4 Output | Set Point | SW4[5:0] | SW4 Output | |-----------|----------|------------|-----------|----------|------------| | 9 | 001001 | 0.6250 | 37 | 100101 | 1.3250 | | 10 | 001010 | 0.6500 | 38 | 100110 | 1.3500 | | 11 | 001011 | 0.6750 | 39 | 100111 | 1.3750 | | 12 | 001100 | 0.7000 | 40 | 101000 | 1.4000 | | 13 | 001101 | 0.7250 | 41 | 101001 | 1.4250 | | 14 | 001110 | 0.7500 | 42 | 101010 | 1.4500 | | 15 | 001111 | 0.7750 | 43 | 101011 | 1.4750 | | 16 | 010000 | 0.8000 | 44 | 101100 | 1.5000 | | 17 | 010001 | 0.8250 | 45 | 101101 | 1.5250 | | 18 | 010010 | 0.8500 | 46 | 101110 | 1.5500 | | 19 | 010011 | 0.8750 | 47 | 101111 | 1.5750 | | 20 | 010100 | 0.9000 | 48 | 110000 | 1.6000 | | 21 | 010101 | 0.9250 | 49 | 110001 | 1.6250 | | 22 | 010110 | 0.9500 | 50 | 110010 | 1.6500 | | 23 | 010111 | 0.9750 | 51 | 110011 | 1.6750 | | 24 | 011000 | 1.0000 | 52 | 110100 | 1.7000 | | 25 | 011001 | 1.0250 | 53 | 110101 | 1.7250 | | 26 | 011010 | 1.0500 | 54 | 110110 | 1.7500 | | 27 | 011011 | 1.0750 | 55 | 110111 | 1.7750 | | 28 | 011100 | 1.1000 | 56 | 111000 | 1.8000 | | 29 | 011101 | 1.1250 | 57 | 111001 | 1.8250 | | 30 | 011110 | 1.1500 | 58 | 111010 | 1.8500 | | 31 | 011111 | 1.1750 | 59 | 111011 | 1.8750 | | 32 | 100000 | 1.2000 | 60 | 111100 | 1.9000 | | 33 | 100001 | 1.2250 | 61 | 111101 | 1.9250 | | 34 | 100010 | 1.2500 | 62 | 111110 | 1.9500 | | 35 | 100011 | 1.2750 | 63 | 111111 | 1.9750 | | 36 | 100100 | 1.3000 | | | | Full setup and control of SW4 is done through the $I^2C$ registers listed on <u>Table 58</u>, and a detailed description of each one of the registers is provided in <u>Tables 59</u> to <u>Table 63</u>. ## Table 58. SW4 Register Summary | Register | Address | Description | |----------|---------|----------------------------------------------| | SW4VOLT | 0x4A | Output voltage set point on normal operation | | SW4STBY | 0x4B | Output voltage set point on Standby | | SW4OFF | 0x4C | Output voltage set point on Sleep | | SW4MODE | 0x4D | Switching mode selector register | | SW4CONF | 0x4E | DVS, phase, frequency and ILIM configuration | # Table 59. Register SW4VOLT - ADDR 0x4A | Name | Bit # | R/W | Default | Description | |--------|-------|-----|---------|----------------------------------------------------------------------------------------------------------------| | SW4 | 5:0 | R/W | 0x00 | Sets the SW4 output voltage during normal operation mode. See <u>Table 57</u> for all possible configurations. | | UNUSED | 7 | _ | 0x00 | UNUSED | ## Table 60. Register SW4STBY - ADDR 0x4B | Name | Bit # | R/W | Default | Description | |---------|-------|-----|---------|-------------------------------------------------------------------------------------------------------| | SW4STBY | 5:0 | R/W | 0x00 | Sets the SW4 output voltage during Standby mode. See <u>Table 57</u> for all possible configurations. | | UNUSED | 7 | _ | 0x00 | UNUSED | ## Table 61. Register SW4OFF - ADDR 0x4C | Name | Bit # | R/W | Default | Description | |--------|-------|-----|---------|-----------------------------------------------------------------------------------------------------| | SW4OFF | 5:0 | R/W | 0x00 | Sets the SW4 output voltage during Sleep mode. See <u>Table 57</u> for all possible configurations. | | UNUSED | 7 | _ | 0x00 | UNUSED | # Table 62. Register SW4MODE - ADDR 0x4D | Name | Bit # | R/W | Default | Description | |----------|-------|-----|---------|---------------------------------------------------------------------------------------------| | SW4MODE | 3:0 | R/W | 0x80 | Sets the SW4 switching operation mode. See <u>Table 23</u> for all possible configurations. | | UNUSED | 4 | _ | 0x00 | UNUSED | | SW4OMODE | 5 | R/W | 0x00 | Set status of SW4 when in Sleep mode 0 = OFF 1 = PFM | | UNUSED | 7:6 | _ | 0x00 | UNUSED | Table 63. Register SW4CONF - ADDR 0x4E | Name | Bit # | R/W | Default | Description | |-------------|-------|-----|---------|--------------------------------------------------------------------------------------------| | SW4ILIM | 0 | R/W | 0x00 | SW4 current limit level selection 0 = High level Current limit 1 = Low level Current limit | | UNUSED | 1 | R/W | 0x00 | Unused | | SW4FREQ | 3:2 | R/W | 0x00 | SW4 switching frequency selector. See <u>Table 29</u> . | | SW4PHASE | 5:4 | R/W | 0x00 | SW4 Phase clock selection. See <u>Table 27</u> . | | SW4DVSSPEED | 7:6 | R/W | 0x00 | SW4 DVS speed selection. See <u>Table 28</u> . | # 6.4.4.19 SW4 External Components Table 64. SW4 External Component Recommendations | Components | Description | Values | | | | | | |--------------------------------------|--------------------------------|--------------------------------------------|--|--|--|--|--| | C <sub>INSW4</sub> <sup>(33)</sup> | SW4 Input capacitor | 4.7 μF | | | | | | | C <sub>IN4HF</sub> (33) | SW4 Decoupling input capacitor | 0.1 μF | | | | | | | C <sub>OSW4</sub> (33) | SW4 Output capacitor | 3 x 22 μF | | | | | | | L <sub>SW4</sub> | SW4 Inductor | 1.5 μH<br>DCR = 50 mΩ<br>$I_{SAT}$ = 2.6 A | | | | | | | Notes 33. Use X5R or X7R capacitors. | | | | | | | | # 6.4.4.20 SW4 Specifications #### Table 65. SW4 Electrical Characteristics All parameters are specified at $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = $V_{PVIN4}$ = 3.6 V, $V_{SW4}$ = 1.8 V, $I_{SW4}$ = 100 mA, $V_{VBIAS}$ = 1.0 V $\pm$ 4.0%, typical external component values, $f_{SW4}$ = 2.0 MHz, unless otherwise noted. Typical values are characterized at $V_{IN}$ = $V_{PVIN4}$ = 3.6 V, $V_{SW4}$ = 1.8 V, $I_{SW4}$ = 100 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------------------------|-----------------------------|---------------------------|-------| | Switch Mode Su | pply SW4 | 1 | | | l | | | V <sub>PVIN4</sub> | Operating Input Voltage | 2.8 | _ | 4.5 | V | | | V <sub>SW4</sub> | Nominal Output Voltage Normal operation VTT Mode | -<br>- | Table 57<br>V <sub>SW3</sub> /2 | _<br>_ | V | | | V <sub>SW4ACC</sub> | <ul> <li>Output Voltage Accuracy</li> <li>PWM, APS, 2.8 V &lt; V<sub>IN</sub> &lt; 4.5 V, 0 &lt; I<sub>SW4</sub> &lt; 1.0 A</li> <li>0.625 V &lt; V<sub>SW4</sub> &lt; 0.85 V</li> <li>0.875 V &lt; V<sub>SW4</sub> &lt; 1.975 V</li> <li>PFM, steady state, 2.8 V &lt; V<sub>IN</sub> &lt; 4.5 V, 0 &lt; I<sub>SW4</sub> &lt; 50 mA</li> <li>0.625 V &lt; V<sub>SW4</sub> &lt; 0.675 V</li> <li>0.7 V &lt; V<sub>SW4</sub> &lt; 0.85 V</li> <li>0.875 V &lt; V<sub>SW4</sub> &lt; 1.975 V</li> <li>VTT Mode, 2.8 V &lt; V<sub>IN</sub> &lt; 4.5 V, 0 &lt; I<sub>SW4</sub> &lt; 1.0 A</li> </ul> | -25<br>-3.0<br>-65<br>-45<br>-45 | -<br>-<br>-<br>- | 25<br>3.0<br>65<br>45<br>45 | mV<br>%<br>mV<br>mV<br>mV | | | I <sub>SW4</sub> | Rated Output Load Current 2.8 V < V <sub>IN</sub> < 4.5 V, 0.625 V < V <sub>SW4</sub> < 1.975 V | _ | _ | 1000 | mA | | #### 34VR500 #### Table 65. SW4 Electrical Characteristics (continued) All parameters are specified at $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = $V_{PVIN4}$ = 3.6 V, $V_{SW4}$ = 1.8 V, $I_{SW4}$ = 100 mA, $V_{VBIAS}$ = 1.0 V $\pm$ 4.0%, typical external component values, $f_{SW4}$ = 2.0 MHz, unless otherwise noted. Typical values are characterized at $V_{IN}$ = $V_{PVIN4}$ = 3.6 V, $V_{SW4}$ = 1.8 V, $I_{SW4}$ = 100 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------------------|-------------|------|-------| | witch Mode Sup | ply SW4 (CONTINUED) | | 1 | l | | 1 | | I <sub>SW4LIM</sub> | Current Limiter Peak Current Detection Current through inductor SW4ILIM = 0 SW4ILIM = 1 | 1.4<br>1.0 | 2.0<br>1.5 | 3.0<br>2.4 | А | | | V <sub>SW4OSH</sub> | Start-up Overshoot $I_{SW4}$ = 0.0 mA, DVS clk = 25 mV/4 $\mu$ s, $V_{IN}$ = $V_{PVIN4}$ = 4.5 V | _ | _ | 66 | mV | | | tON <sub>SW4</sub> | Turn-on Time Enable to 90% of end value $I_{SW4}$ = 0.0 mA, DVS clk = 25 mV/4 $\mu$ s, $V_{IN}$ = $V_{PVIN4}$ = 4.5 V | - | _ | 500 | μs | | | f <sub>SW4</sub> | Switching Frequency SW4FREQ[1:0] = 00 SW4FREQ[1:0] = 01 SW4FREQ[1:0] = 10 | -<br>-<br>- | 1.0<br>2.0<br>4.0 | -<br>-<br>- | MHz | | | ท <sub>SW4</sub> | Efficiency • f <sub>SW4</sub> = 2.0 MHz, L <sub>SW4</sub> = 1.0 μH PFM, 1.8 V, 1.0 mA PFM, 1.8 V, 50 mA APS, PWM 1.8 V, 200 mA APS, PWM 1.8 V, 500 mA APS, PWM 1.8 V, 1000 mA PWM 0.75 V, 200 mA PWM 0.75 V, 500 mA PWM 0.75 V, 1000 mA | | 81<br>78<br>87<br>88<br>83<br>78<br>76<br>66 | | % | | | $\Delta V_{SW4}$ | Output Ripple | _ | 5.0 | - | mV | | | V <sub>SW4LIR</sub> | Line Regulation (APS, PWM) | _ | _ | 20 | mV | | | V <sub>SW4LOR</sub> | DC Load Regulation (APS, PWM) | - | _ | 20 | mV | | | V <sub>SW4LOTR</sub> | Transient Load Regulation • Transient Load = 0.0 mA to 500 mA, di/dt = 100 mA/μs Overshoot Undershoot | | - | 50<br>50 | mV | | | I <sub>SW4Q</sub> | Quiescent Current PFM Mode APS Mode | _<br>_ | 22<br>145 | _<br>_ | μΑ | | | R <sub>ONSW4P</sub> | SW4 P-MOSFET R <sub>DSON</sub> at $V_{IN} = V_{PVIN4} = 3.3 \text{ V}$ | - | 236 | 274 | mΩ | | | R <sub>ONSW4N</sub> | SW4 N-MOSFET $R_{DSON}$<br>at $V_{IN} = V_{PVIN4} = 3.3 \text{ V}$ | - | 293 | 378 | mΩ | | | R <sub>SW4DIS</sub> | Discharge Resistance | _ | 600 | _ | Ω | | Figure 22. SW4 Efficiency Waveforms Figure 23. Load Transient Response - SW4 (PWM) # 6.4.5 LDO Regulators Description This section describes the LDO regulators provided by the 34VR500. All regulators use the main bandgap as reference. Refer to Bias and References Block Description section for further information on the internal reference voltages. A Low Power mode is automatically activated by reducing bias currents when the load current is less than I\_Lmax/5. However, the lowest bias currents may be attained by forcing the part into its Low Power mode by setting the LDOxLPWR bit. The use of this bit is only recommended when the load is expected to be less than I\_Lmax/50, otherwise performance may be degraded. When a regulator is disabled, the output will be discharged by an internal pull-down. The pull-down is also activated when PORB is low. Figure 24. General LDO Block Diagram # 6.4.5.1 Transient Response Waveforms Idealized stimulus and response waveforms for transient line and transient load tests are depicted in <u>Figure 25</u>. Note that the transient line and load response refers to the overshoot, or undershoot only, excluding the DC shift. Transient Load Stimulus V<sub>OUT</sub> Transient Load Response **Transient Line Stimulus** **V<sub>OUT</sub>** Transient Line Response Figure 25. Transient Waveforms #### 6.4.5.2 Short-circuit Protection All general purpose LDOs have short-circuit protection capability. The Short-circuit Protection (SCP) system includes debounced fault condition detection, regulator shutdown, and processor interrupt generation, to contain failures and minimize the chance of product damage. If a short-circuit condition is detected, the LDO will be disabled by resetting its LDOxEN bit, while at the same time, an interrupt LDOxFAULTI will be generated to flag the fault to the system processor. The LDOxFAULTI interrupt is maskable through the LDOxFAULTM mask bit. The SCP feature is enabled by setting the REGSCPEN bit. If this bit is not set, the regulators will not automatically be disabled upon a short-circuit detection. However, the current limiter will continue to limit the output current of the regulator. By default, the REGSCPEN is not set; therefore, at start-up none of the regulators will be disabled if an overloaded condition occurs. A fault interrupt, LDOxFAULTI, will be generated in an overload condition regardless of the state of the REGSCPEN bit. See <u>Table 66</u> for SCP behavior configuration. Table 66. Short-circuit Behavior | REGSCPEN[0] | Short-circuit Behavior | |-------------|------------------------| | 0 | Current limit | | 1 | Shutdown | # 6.4.5.3 LDO Regulator Control Each LDO is fully controlled through its respective LDOxCTL register. This register enables the user to set the LDO output voltage according to Table 67 for LDO1 and uses the voltage set point on Table 68 for LDO2 through LDO5. Table 67. LDO1 Output Voltage Configuration | Set Point | LDO1[3:0] | LDO1 Output (V) | |-----------|-----------|-----------------| | 0 | 0000 | 0.800 | | 1 | 0001 | 0.850 | | 2 | 0010 | 0.900 | | 3 | 0011 | 0.950 | | 4 | 0100 | 1.000 | | 5 | 0101 | 1.050 | | 6 | 0110 | 1.100 | | 7 | 0111 | 1.150 | | 8 | 1000 | 1.200 | | 9 | 1001 | 1.250 | | 10 | 1010 | 1.300 | | 11 | 1011 | 1.350 | | 12 | 1100 | 1.400 | | 13 | 1101 | 1.450 | | 14 | 1110 | 1.500 | | 15 | 1111 | 1.550 | Table 68. LDO2/3/4/5 Output Voltage Configuration | Set Point | LDOx[3:0] | LDOx Output (V) | |-----------|-----------|-----------------| | 0 | 0000 | 1.80 | | 1 | 0001 | 1.90 | | 2 | 0010 | 2.00 | | 3 | 0011 | 2.10 | | 4 | 0100 | 2.20 | | 5 | 0101 | 2.30 | | 6 | 0110 | 2.40 | | 7 | 0111 | 2.50 | | 8 | 1000 | 2.60 | | 9 | 1001 | 2.70 | | 10 | 1010 | 2.80 | | 11 | 1011 | 2.90 | | 12 | 1100 | 3.00 | | 13 | 1101 | 3.10 | | 14 | 1110 | 3.20 | | 15 | 1111 | 3.30 | Besides the output voltage configuration, the LDOs can be enabled or disabled at anytime during normal mode operation, as well as programmed to stay "ON" or be disabled when the PMIC enters Standby mode. Each regulator has associated I<sup>2</sup>C bits for this. <u>Table 69</u> presents a summary of all valid combinations of the control bits on LDOxCTL register and the expected behavior of the LDO output. Table 69. LDO Control | LDOxEN | LDOxLPWR | LDOxSTBY | STANDBY <sup>(34)</sup> | LDOxOUT | |--------|----------|----------|-------------------------|-----------| | 0 | Х | Х | Х | Off | | 1 | 0 | 0 | Х | On | | 1 | 1 | 0 | Х | Low Power | | 1 | X | 1 | 0 | On | | 1 | 0 | 1 | 1 | Off | | 1 | 1 | 1 | 1 | Low Power | Notes 34. STANDBY refers to a Standby event as described earlier. For more detail information, <u>Table 70</u> through <u>Table 74</u> provide a description of all registers necessary to operate all five general purpose LDO regulators. Table 70. Register LDO1CTL - ADDR 0x6D | Name | Bit # | R/W | Default | Description | |----------|-------|-----|---------|--------------------------------------------------------------------------------| | LDO1 | 3:0 | R/W | 0x80 | Sets LDO1 output voltage. See <u>Table 67</u> for all possible configurations. | | LDO1EN | 4 | _ | 0x00 | Enables or Disables LDO1 output 0 = OFF 1 = ON | | LDO1STBY | 5 | R/W | 0x00 | Set LDO1 output state when in Standby. Refer to Table 69. | # Table 70. Register LDO1CTL - ADDR 0x6D | Name | Bit # | R/W | Default | Description | |----------|-------|-----|---------|------------------------------------------------------------| | LDO1LPWR | 6 | R/W | 0x00 | Enable Low Power Mode for LDO1. Refer to <u>Table 69</u> . | | UNUSED | 7 | _ | 0x00 | UNUSED | ## Table 71. Register LDO2CTL - ADDR 0x6E | Name | Bit # | R/W | Default | Description | |----------|-------|-----|---------|--------------------------------------------------------------------------------| | LDO2 | 3:0 | R/W | 0x80 | Sets LDO2 output voltage. See <u>Table 68</u> for all possible configurations. | | LDO2EN | 4 | - | 0x00 | Enables or Disables LDO2 output 0 = OFF 1 = ON | | LDO2STBY | 5 | R/W | 0x00 | Set LDO2 output state when in Standby. Refer to Table 69. | | LDO2LPWR | 6 | R/W | 0x00 | Enable Low Power Mode for LDO2. Refer to <u>Table 69</u> . | | UNUSED | 7 | _ | 0x00 | UNUSED | ## Table 72. Register LDO3CTL - ADDR 0x6F | Name | Bit# | R/W | Default | Description | |----------|------|-----|---------|--------------------------------------------------------------------------------| | LDO3 | 3:0 | R/W | 0x80 | Sets LDO3 output voltage. See <u>Table 68</u> for all possible configurations. | | LDO3EN | 4 | _ | 0x00 | Enables or Disables LDO3 output 0 = OFF 1 = ON | | LDO3STBY | 5 | R/W | 0x00 | Set LDO3 output state when in Standby. Refer to <u>Table 69</u> . | | LDO3LPWR | 6 | R/W | 0x00 | Enable Low Power Mode for LDO3. Refer to <u>Table 69</u> . | | UNUSED | 7 | _ | 0x00 | UNUSED | # Table 73. Register LDO4CTL - ADDR 0x70 | Name | Bit # | R/W | Default | Description | |----------|-------|-----|---------|--------------------------------------------------------------------------------| | LDO4 | 3:0 | R/W | 0x80 | Sets LDO4 output voltage. See <u>Table 68</u> for all possible configurations. | | LDO4EN | 4 | _ | 0x00 | Enables or Disables LDO4 output 0 = OFF 1 = ON | | LDO4STBY | 5 | R/W | 0x00 | Set LDO4 output state when in Standby. Refer to <u>Table 69</u> . | | LDO4LPWR | 6 | R/W | 0x00 | Enable Low Power Mode for LDO4. Refer to <u>Table 69</u> . | | UNUSED | 7 | _ | 0x00 | UNUSED | # Table 74. Register LDO5CTL - ADDR 0x71 | Name | Bit # | R/W | Default | Description | |----------|-------|-----|---------|--------------------------------------------------------------------------------| | LDO5 | 3:0 | R/W | 0x80 | Sets LDO5 output voltage. See <u>Table 68</u> for all possible configurations. | | LDO5EN | 4 | - | 0x00 | Enables or Disables LDO5 output 0 = OFF 1 = ON | | LDO5STBY | 5 | R/W | 0x00 | Set LDO5 output state when in Standby. Refer to Table 69. | | LDO5LPWR | 6 | R/W | 0x00 | Enable Low Power Mode for LDO5. Refer to Table 69. | | UNUSED | 7 | _ | 0x00 | UNUSED | # 6.4.5.4 External Components <u>Table 75</u> lists the typical component values for the general purpose LDO regulators. **Table 75. LDO External Components** | Regulator | Output Capacitor (μF) <sup>(35)</sup> | |-----------|---------------------------------------| | LDO1 | 4.7 | | LDO2 | 2.2 | | LDO3 | 4.7 | | LDO4 | 2.2 | | LDO5 | 2.2 | Notes 35. Use X5R/X7R ceramic capacitors. # 6.4.5.5 LDO Specifications ## 6.4.5.5.1 LDO1 #### **Table 76. LDO1 Electrical Characteristics** All parameters are specified at $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = 3.6 V, $V_{LDOIN1}$ = 3.0 V, VLDO1[3:0] = 1111, $I_{LDO1}$ = 10 mA, $V_{VBIAS}$ = 1.0 V $\pm 4.0\%$ , typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{LDOIN1}$ = 3.0 V, LDO1[3:0] = 1111, $I_{LDO1}$ = 10 mA and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|------|-------|-------| | LDO1 | | | | | | | | V <sub>LDOIN1</sub> | Operating Input Voltage | 1.75 | _ | 3.40 | V | | | LDO1 <sub>NOM</sub> | Nominal Output Voltage | - | Table 67 | - | V | | | I <sub>LDO1</sub> | Operating Load Current | 0.0 | _ | 250 | mA | | | LDO1 Active Mod | le - DC | | | | | | | V <sub>LDO1TOL</sub> | Output Voltage Tolerance<br>1.75 V <v<sub>LDOIN1 &lt; 3.4 V, 0.0 mA &lt; I<sub>LDO1</sub> &lt; 250 mA<br/>LDO1[3:0] = 0000 to 1111</v<sub> | -3.0 | _ | 3.0 | % | | | V <sub>LDO1LOR</sub> | Load Regulation $(V_{LDO1} \text{ at } I_{LDO1} = 250 \text{ mA}) - (V_{LDO1} \text{ at } I_{LDO2} = 0.0 \text{ mA})$ For any 1.75 V $<$ V <sub>LDOIN1</sub> $<$ 3.4 V | _ | 0.05 | - | mV/mA | | | V <sub>LDO1LIR</sub> | Line Regulation $(V_{LDO1} \text{ at } V_{LDO1N1} = 3.4 \text{ V}) - (V_{LDO1} \text{ at } V_{LDO1N1} = 1.75 \text{ V})$ For any 0.0 mA < $I_{LDO1}$ < 250 mA | _ | 0.50 | - | mV/V | | | I <sub>LDO1LIM</sub> | Current Limit I <sub>LDO1</sub> when LDO1 is forced to LDO1 <sub>NOM</sub> /2 | 305 | 417 | 510 | mA | | | I <sub>LDO10CP</sub> | Overcurrent Protection Threshold I <sub>LDO1</sub> required to cause the SCP function to disable LDO when REGSCPEN = 1 | 290 | - | 500 | mA | | | I <sub>LDO1Q</sub> | Quiescent Current No load, Change in I <sub>VIN</sub> and I <sub>VLDOIN1</sub> When LDO1 enabled | _ | 16 | _ | μА | | #### **Table 76. LDO1 Electrical Characteristics** All parameters are specified at $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = 3.6 V, $V_{LDOIN1}$ = 3.0 V, VLDO1[3:0] = 1111, $I_{LDO1}$ = 10 mA, $V_{VBIAS}$ = 1.0 V $\pm$ 4.0%, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{LDOIN1}$ = 3.0 V, LDO1[3:0] = 1111, $I_{LDO1}$ = 10 mA and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|----------------------|---------|-------| | LDO1 AC AND tR | ANSIENT | | | • | | | | PSRR <sub>LDO1</sub> | PSRR • I <sub>LDO1</sub> = 187.5 mA, 20 Hz to 20 kHz LDO1[3:0] = 0000 - 1101 LDO1[3:0] = 1110, 1111 | 50<br>37 | 60<br>45 | -<br>- | dB | (36) | | NOISE <sub>LDO1</sub> | Output Noise Density • V <sub>LDOIN1</sub> = 1.75 V, I <sub>LDO1</sub> = 187.5 mA 100 Hz - <1.0 kHz 1.0 kHz - <10 kHz 10 kHz - 1.0 MHz | 1 1 | -108<br>-118<br>-124 | -100<br>-108<br>-112 | dBV/√Hz | | | SLWR <sub>LDO1</sub> | Turn-On Slew Rate • 10% to 90% of end value • 1.75 V ≤ V <sub>LDOIN1</sub> ≤ 3.4 V, I <sub>LDO1</sub> = 0.0 mA LDO1[3:0] = 0000 to 0111 LDO1[3:0] = 1000 to 1111 | - | | 12.5<br>16.5 | mV/μs | | | t <sub>ONLDO1</sub> | Turn-On Time Enable to 90% of end value, V <sub>LDOIN1</sub> = 1.75 V, 3.4 V I <sub>LDO1</sub> = 0.0 mA | 60 | - | 500 | μs | | | t <sub>OFFLDO1</sub> | Turn-Off Time Disable to 10% of initial value, V <sub>LDOIN1</sub> = 1.75 V I <sub>LDO1</sub> = 0.0 mA | - | - | 10 | ms | | | LDO1 <sub>OSHT</sub> | Start-up Overshoot<br>V <sub>LDOIN1</sub> = 1.75 V, 3.4 V, I <sub>LDO1</sub> = 0.0 mA | - | 1.0 | 2.0 | % | | | V <sub>LDO1</sub> LOTR | Transient Load Response $V_{LDOIN1} = 1.75 \text{ V}, \ 3.4 \text{ V}$ $I_{LDO1} = 25 \text{ to } 250 \text{ mA in } 1.0 \ \mu\text{s}$ Peak of overshoot or undershoot of LDO1 with respect to final value Refer to Figure 25 | - | - | 3.0 | % | | | V <sub>LDO1LITR</sub> | $\begin{split} &\text{Transient Line Response} \\ &\text{I}_{\text{LDO1}} = 187.5 \text{ mA} \\ &\text{V}_{\text{LDOIN1INITIAL}} = 1.75 \text{ V to V}_{\text{LDOIN1}} = 2.25 \text{ V for} \\ &\text{LDO1}[3:0] = 0000 \text{ to } 1101 \\ &\text{V}_{\text{LDOIN1INITIAL}} = \text{V}_{\text{LDO1}} + 0.3 \text{ V to V}_{\text{LDOIN1FINAL}} = \text{V}_{\text{LDO1}} + 0.8 \text{ V for} \\ &\text{LDO1}[3:0] = 1110, \ 1111 \\ &\text{Refer to Figure 25} \end{split}$ | - | 5.0 | 8.0 | mV | | #### Notes <sup>36.</sup> The PSRR of the regulators is measured with the perturbing signal at the input of the regulator. The power management IC is supplied separately from the input of the regulator and does not contain the perturbed signal. During measurements, care must be taken not to operate in the dropout region of the regulator under test. ## 6.4.5.5.2 LDO2 #### **Table 77. LDO2 Electrical Characteristics** All parameters are specified at $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = 3.6 V, $V_{LDOIN23}$ = 3.6 V, $V_{LDO2[3:0]}$ = 1111, $I_{LDO2}$ = 10 mA, $V_{VBIAS}$ = 1.0 V $\pm$ 4.0%, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{LDOIN23}$ = 3.6 V, $V_{LDO2[3:0]}$ = 1111, $V_{LDO2}$ = 10 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------|------------------------------|---------|-------| | DO2 | | | | | 1 | | | V <sub>LDOIN23</sub> | Operating Input Voltage $1.8 \text{ V} \leq \text{LDO2}_{NOM} \leq 2.5 \text{ V}$ $2.6 \text{ V} \leq \text{LDO2}_{NOM} \leq 3.3 \text{ V}$ | 2.8<br>LDO2 <sub>NOM</sub> +<br>0.250 | - | 3.6<br>3.6 | V | (37) | | LDO2 <sub>NOM</sub> | Nominal Output Voltage | _ | Table 68 | - | V | | | I <sub>LDO2</sub> | Operating Load Current | 0.0 | _ | 100 | mA | | | DO2 DC | | | | | | | | V <sub>LDO2TOL</sub> | Output Voltage Tolerance V <sub>LDOIN23MIN</sub> < V <sub>LDOIN23</sub> < 3.6 V 0.0 mA < I <sub>LDO2</sub> < 100 mA LDO2[3:0] = 0000 to 1111 | -3.0 | - | 3.0 | % | | | V <sub>LDO2LOR</sub> | Load Regulation $(V_{LDO2}$ at $I_{LDO2}$ = 100 mA) - $(V_{LDO2}$ at $I_{LDO2}$ = 0.0 mA) For any $V_{LDOIN23MIN}$ < $V_{LDOIN23}$ < 3.6 V | 1 | 0.07 | _ | mV/mA | | | V <sub>LDO2LIR</sub> | Line Regulation $(V_{LDO2}$ at $V_{LDOIN23}$ = 3.6 V) - $(V_{LDO2}$ at $V_{LDOIN23MIN})$ For any 0.0 mA < $I_{LDO2}$ < 100 mA | 1 | 8.0 | - | mV/V | | | I <sub>LDO2LIM</sub> | Current Limit I <sub>LDO2</sub> when LDO2 is forced to LDO2 <sub>NOM</sub> /2 | 127 | 167 | 200 | mA | | | I <sub>LDO2OCP</sub> | Overcurrent Protection Threshold I <sub>LDO2</sub> required to cause the SCP function to disable LDO when REGSCPEN = 1 | 120 | 1 | 200 | mA | | | I <sub>LDO2Q</sub> | Quiescent Current No load, Change in I <sub>VIN</sub> and I <sub>VLDOIN23</sub> When LDO2 enabled | 1 | 13 | - | μА | | | DO2 AC AND t | RANSIENT | | | | | | | PSRR <sub>LDO2</sub> | PSRR • I <sub>LDO2</sub> = 75 mA, 20 Hz to 20 kHz LDO2[3:0] = 0000 - 1110, V <sub>LDOIN23</sub> = V <sub>LDOIN23MIN</sub> + 100 mV LDO2[3:0] = 0000 - 1000, V <sub>LDOIN23</sub> = LDO2 <sub>NOM</sub> + 1.0 V | 35<br>55 | 40<br>60 | <u>-</u><br>- | dB | (38) | | NOISE <sub>LDO2</sub> | Output Noise Density • V <sub>LDOIN23</sub> = V <sub>LDOIN23MIN</sub> , I <sub>LDO2</sub> = 75 mA 100 Hz - <1.0 kHz 1.0 kHz - <10 kHz 10 kHz - 1.0 MHz | 111 | -114<br>-129<br>-135 | -102<br>-123<br>-130 | dBV/√Hz | | | SLWR <sub>LDO2</sub> | Turn-On Slew Rate • 10% to 90% of end value • V <sub>LDOIN23MIN</sub> ≤ V <sub>LDOIN23</sub> ≤ 3.6 V <sub>,</sub> I <sub>LDO2</sub> = 0.0 mA LDO2[3:0] = 0000 to 0011 LDO2[3:0] = 0100 to 0111 LDO2[3:0] = 1000 to 1011 LDO2[3:0] = 1100 to 1111 | - | | 22.0<br>26.5<br>30.5<br>34.5 | mV/μs | | #### **Table 77. LDO2 Electrical Characteristics** All parameters are specified at $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = 3.6 V, $V_{LDOIN23}$ = 3.6 V, $V_{LDO2[3:0]}$ = 1111, $I_{LDO2}$ = 10 mA, $V_{VBIAS}$ = 1.0 V $\pm$ 4.0%, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{LDOIN23}$ = 3.6 V, LDO2[3:0] = 1111, $I_{LDO2}$ = 10 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------| | LDO2 AC AND tRA | ANSIENT (Continued) | | | | | | | t <sub>ONLDO2</sub> | Turn-On Time Enable to 90% of end value, V <sub>LDOIN23</sub> = V <sub>LDOIN23MIN</sub> , 3.6 V I <sub>LDO2</sub> = 0.0 mA | 60 | - | 500 | μS | | | t <sub>OFFLDO2</sub> | Turn-Off Time Disable to 10% of initial value, V <sub>LDOIN23</sub> = V <sub>LDOIN23MIN</sub> I <sub>LDO2</sub> = 0.0 mA | ı | - | 10 | ms | | | LDO2 <sub>OSHT</sub> | Start-up Overshoot V <sub>LDOIN23</sub> = V <sub>LDOIN23MIN</sub> , 3.6 V, I <sub>LDO2</sub> = 0.0 mA | ı | 1.0 | 2.0 | % | | | V <sub>LDO2</sub> LOTR | Transient Load Response $V_{LDOIN23} = V_{LDOIN23MIN}, 3.6 \ V$ $I_{LDO2} = 10 \ to \ 100 \ mA \ in \ 1.0 \mu s$ Peak of overshoot or undershoot of LDO2 with respect to final value. Refer to Figure 25 | - | - | 3.0 | % | | | V <sub>LDO2LITR</sub> | $\begin{split} &\text{Transient Line Response} \\ &\text{$I_{LDO2}$ = 75 mA} \\ &\text{$V_{LDOIN23INITIAL}$ = 2.8 V to $V_{LDOIN23FINAL}$ = 3.3 V for $LDO2[3:0]$ = 0000 to 0111 \\ &\text{$V_{LDOIN23INITIAL}$ = $V_{LDO2}$ + 0.3 V to $V_{LDOIN23FINAL}$ = $V_{LDO2}$ + 0.8 V for $LDO2[3:0]$ = 1000 to 1010 \\ &\text{$V_{LDOIN23INITIAL}$ = $V_{LDO2}$ + 0.25 V to $V_{LDOIN23FINAL}$ = 3.6 V for $LDO2[3:0]$ = 1011 to 1111 \\ &\text{Refer to } \underline{\text{Figure 25}} \end{split}$ | - | 5.0 | 8.0 | mV | | #### Notes - 37. When the LDO Output voltage is set above 2.6 V, the minimum allowed input voltage needs to be at least the output voltage plus 0.25 V, for proper regulation due to the dropout voltage generated through the internal LDO transistor. - 38. The PSRR of the regulators is measured with the perturbing signal at the input of the regulator. The power management IC is supplied separately from the input of the regulator and does not contain the perturbed signal. During measurements, care must be taken not to operate in the dropout region of the regulator under test. V<sub>LDOIN23MIN</sub> refers to the minimum allowed input voltage for a particular output voltage. # 6.4.5.5.3 LDO3 #### **Table 78. LDO3 Electrical Characteristics** All parameters are specified at $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = 3.6 V, $V_{LDOIN23}$ = 3.6 V, LDO3[3:0] = 1111, $I_{LDO3}$ = 10 mA, $V_{VBIAS}$ = 1.0 V $\pm$ 4.0%, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{LDOIN23}$ = 3.6 V, LDO3[3:0] = 1111, $I_{LDO3}$ = 10 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------|------------------------------|---------|-------| | .DO3 | | | | | | 1 | | V <sub>LDOIN23</sub> | Operating Input Voltage $1.8 \text{ V} \leq \text{LDO3}_{\text{NOM}} \leq 2.5 \text{ V}$ $2.6 \text{ V} \leq \text{LDO3}_{\text{NOM}} \leq 3.3 \text{ V}$ | 2.8<br>LDO3 <sub>NOM</sub><br>+ 0.250 | -<br>- | 3.6<br>3.6 | V | (39) | | LDO3 <sub>NOM</sub> | Nominal Output Voltage | _ | Table 68 | _ | V | | | I <sub>LDO3</sub> | Operating Load Current | 0.0 | _ | 350 | mA | | | DO3 DC | | | | | | | | V <sub>LDO3TOL</sub> | Output Voltage Tolerance V <sub>LDOIN23MIN</sub> < V <sub>LDOIN23</sub> < 3.6 V 0.0 mA < I <sub>LDO3</sub> < 350 mA LDO3[3:0] = 0000 to 1111 | -3.0 | - | 3.0 | % | | | V <sub>LDO3LOR</sub> | Load Regulation ( $V_{LDO3}$ at $I_{LDO3}$ = 350 mA) - ( $V_{LDO3}$ at $I_{LDO3}$ = 0.0 mA) For any $V_{LDOIN23MIN}$ < $V_{LDOIN23}$ < 3.6 V | - | 0.07 | - | mV/mA | | | V <sub>LDO3LIR</sub> | Line Regulation (V <sub>LDO3</sub> at 3.6 V) - (V <sub>LDO3</sub> at V <sub>LDOIN23MIN</sub> ) For any 0.0 mA < $I_{LDO3}$ < 350 mA | - | 0.80 | - | mV/V | | | I <sub>LDO3LIM</sub> | Current Limit I <sub>LDO3</sub> when LDO3 is forced to LDO3 <sub>NOM</sub> /2 | 435 | 584.5 | 700 | mA | | | I <sub>LDO3OCP</sub> | Overcurrent Protection Threshold I <sub>LDO3</sub> required to cause the SCP function to disable LDO when REGSCPEN = 1 | 420 | - | 700 | mA | | | I <sub>LDO3Q</sub> | Quiescent Current No load, Change in I <sub>VIN</sub> and I <sub>VLDOIN23</sub> When LDO3 enabled | - | 13 | - | μА | | | DO3 AC AND 1 | RANSIENT | | | | | | | PSRR <sub>LDO3</sub> | PSRR • I <sub>LDO3</sub> = 262.5 mA, 20 Hz to 20 kHz LDO3[3:0] = 0000 - 1110, V <sub>LDOIN23</sub> = V <sub>LDOIN23MIN</sub> + 100 mV LDO3[3:0] = 0000 - 1000, V <sub>LDOIN23</sub> = LDO3 <sub>NOM</sub> + 1.0 V | 35<br>55 | 40<br>60 | -<br>- | dB | (40) | | NOISE <sub>LDO3</sub> | Output Noise Density • V <sub>LDOIN23</sub> = V <sub>LDOIN23MIN</sub> , I <sub>LDO3</sub> = 262.5 mA 100 Hz - <1.0 kHz 1.0 kHz - <10 kHz 10 kHz - 1.0 MHz | -<br>-<br>- | -114<br>-129<br>-135 | -102<br>-123<br>-130 | dBV/√Hz | | | SLWR <sub>LDO3</sub> | Turn-On Slew Rate • 10% to 90% of end value • V <sub>LDOIN23MIN</sub> ≤ V <sub>LDOIN23</sub> ≤ 3.6 V <sub>,</sub> I <sub>LDO3</sub> = 0.0 mA LDO3[3:0] = 0000 to 0011 LDO3[3:0] = 0100 to 0111 LDO3[3:0] = 1000 to 1011 LDO3[3:0] = 1100 to 1111 | -<br>-<br>- | -<br>-<br>- | 22.0<br>26.5<br>30.5<br>34.5 | mV/μs | | #### **Table 78. LDO3 Electrical Characteristics** All parameters are specified at $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = 3.6 V, $V_{LDOIN23}$ = 3.6 V, LDO3[3:0] = 1111, $I_{LDO3}$ = 10 mA, $V_{VBIAS}$ = 1.0 V $\pm$ 4.0%, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{LDOIN23}$ = 3.6 V, LDO3[3:0] = 1111, $I_{LDO3}$ = 10 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------| | LDO3 AC AND tR | ANSIENT (Continued) | | | I | 1 | | | tON <sub>LDO3</sub> | Turn-On Time Enable to 90% of end value, $V_{LDOIN23} = V_{LDOIN23MIN}$ , 3.6 V $I_{LDO3} = 0.0$ mA | 60 | - | 500 | μS | | | tOFF <sub>LDO3</sub> | Turn-Off Time Disable to 10% of initial value, V <sub>LDOIN23</sub> = V <sub>LDOIN23MIN</sub> I <sub>LDO3</sub> = 0.0 mA | - | I | 10 | ms | | | LDO3 <sub>OSHT</sub> | Start-up Overshoot V <sub>LDOIN23</sub> = V <sub>LDOIN23MIN</sub> , 3.6 V, I <sub>LDO3</sub> = 0.0 mA | - | 1.0 | 2.0 | % | | | V <sub>LDO3</sub> LOTR | Transient Load Response $V_{LDOIN23} = V_{LDOIN23MIN}, \ 3.6 \ V$ $I_{LDO3} = 35 \ to \ 350 \ mA \ in \ 1.0 \ \mu s$ Peak of overshoot or undershoot of LDO3 with respect to final value. Refer to Figure 25 | - | - | 3.0 | % | | | V <sub>LDO3LITR</sub> | $\begin{split} &\text{Transient Line Response} \\ &\text{$I_{LDO3}$ = 262.5 mA} \\ &\text{$V_{LDOIN23INITIAL}$ = 2.8 V to $V_{LDOIN23FINAL}$ = 3.3 V for $LDO3[3:0]$ = 0000 to 0111 \\ &\text{$V_{LDOIN23INITIAL}$ = $V_{LDO3}$ + 0.3 V to $V_{LDOIN23FINAL}$ = $V_{LDO3}$ + 0.8 V for $LDO3[3:0]$ = 1000 to 1010 \\ &\text{$V_{LDOIN23INITIAL}$ = $V_{LDO3}$ + 0.25 V to $V_{LDOIN23FINAL}$ = 3.6 V for $LDO3[3:0]$ = 1011 to 1111 \\ &\text{Refer to } \frac{\text{Figure 25}}{\text{Figure 25}} \end{split}$ | - | 5.0 | 8.0 | mV | | #### Notes - 39. When the LDO Output voltage is set above 2.6 V the minimum allowed input voltage need to be at least the output voltage plus 0.25 V for proper regulation due to the dropout voltage generated through the internal LDO transistor. - 40. The PSRR of the regulators is measured with the perturbing signal at the input of the regulator. The power management IC is supplied separately from the input of the regulator and does not contain the perturbed signal. During measurements, care must be taken not to operate in the dropout region of the regulator under test. V<sub>LDOIN23MIN</sub> refers to the minimum allowed input voltage for a particular output voltage. ## 6.4.5.5.4 LDO4 #### **Table 79. LDO4 Electrical Characteristics** All parameters are specified at $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = 3.6 V, $V_{LDOIN45}$ = 3.6 V, LDO4[3:0] = 1111, $I_{LDO4}$ = 10 mA, $V_{VBIAS}$ = 1.0 V $\pm 4.0\%$ , typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{LDOIN45}$ = 3.6 V, LDO4[3:0] = 1111, $I_{LDO4}$ = 10 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------|------------------------------|---------|-------| | _DO4 | | | | | 1 | | | V <sub>LDOIN45</sub> | Operating Input Voltage $1.8 \text{ V} \leq \text{LDO4}_{\text{NOM}} \leq 2.5 \text{ V}$ $2.6 \text{ V} \leq \text{LDO4}_{\text{NOM}} \leq 3.3 \text{ V}$ | 2.8<br>LDO4 <sub>NOM</sub><br>+ 0.250 | - | 4.5<br>4.5 | V | (41) | | LDO4 <sub>NOM</sub> | Nominal Output Voltage | - | Table 68 | - | V | | | I <sub>LDO4</sub> | Operating Load Current | 0.0 | _ | 100 | mA | | | DO4 Active Mo | ode – DC | | | | • | | | V <sub>LDO4TOL</sub> | Output Voltage Tolerance V <sub>LDOIN45MIN</sub> < V <sub>LDOIN45</sub> < 4.5 V 0.0 mA < I <sub>LDO4</sub> < 100 mA, LDO4[3:0] = 0000 to 1111 | -3.0 | - | 3.0 | % | | | V <sub>LDO4LOR</sub> | Load Regulation $(V_{LDO4} \text{ at } I_{LDO4} = 100 \text{ mA}) - (V_{LDO4} \text{ at } I_{LDO4} = 0.0 \text{ mA})$<br>For any $V_{LDOIN45MIN} < V_{LDOIN45} < 4.5 \text{ mV}$ | - | 0.10 | - | mV/mA | | | V <sub>LDO4LIR</sub> | Line Regulation $(V_{LDO4} \text{ at } V_{LDOIN45} = 4.5 \text{ V}) - (V_{LDO4} \text{ at } V_{LDOIN45MIN})$<br>For any 0.0 mA < $I_{LDO4}$ < 100 mA | - | 0.50 | _ | mV/V | | | I <sub>LDO4LIM</sub> | Current Limit I <sub>LDO4</sub> when LDO4 is forced to LDO4 <sub>NOM</sub> /2 | 122 | 167 | 200 | mA | | | I <sub>LDO4OCP</sub> | Overcurrent Protection threshold I <sub>LDO4</sub> required to cause the SCP function to disable LDO when REGSCPEN = 1 | 120 | - | 200 | mA | | | I <sub>LDO4Q</sub> | Quiescent Current No load, Change in I <sub>VIN</sub> and I <sub>VLDOIN45</sub> When LDO4 enabled | - | 13 | _ | μА | | | DO4 AC AND t | RANSIENT | | | | | | | PSRR <sub>LDO4</sub> | PSRR • I <sub>LDO4</sub> = 75 mA, 20 Hz to 20 kHz LDO4[3:0] = 0000 - 1111, V <sub>LDOIN45</sub> = V <sub>LDOIN45MIN</sub> + 100 mV LDO4[3:0] = 0000 - 1111, V <sub>LDOIN45</sub> = LDO4 <sub>NOM</sub> + 1.0 V | 35<br>52 | 40<br>60 | - | dB | (42) | | NOISE <sub>LDO4</sub> | Output Noise Density • V <sub>LDOIN45</sub> = V <sub>LDOIN45MIN</sub> , I <sub>LDO4</sub> = 75 mA 100 Hz - <1.0 kHz 1.0 kHz - <10 kHz 10 kHz - 1.0 MHz | -<br>-<br>- | -114<br>-129<br>-135 | -102<br>-123<br>-130 | dBV/√Hz | | | SLWR <sub>LDO4</sub> | Turn-On Slew Rate • 10% to 90% of end value • V <sub>LDOIN45MIN</sub> ≤ V <sub>LDOIN45</sub> ≤ 4.5 mV <sub>,</sub> I <sub>LDO4</sub> = 0.0 mA LDO4[3:0] = 0000 to 0011 LDO4[3:0] = 0100 to 0111 LDO4[3:0] = 1000 to 1011 LDO4[3:0] = 1100 to 1111 | -<br>-<br>- | -<br>-<br>- | 22.0<br>26.5<br>30.5<br>34.5 | mV/μs | | #### Table 79. LDO4 Electrical Characteristics All parameters are specified at $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = 3.6 V, $V_{LDOIN45}$ = 3.6 V, LDO4[3:0] = 1111, $I_{LDO4}$ = 10 mA, $V_{VBIAS}$ = 1.0 V $\pm$ 4.0%, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{LDOIN45}$ = 3.6 V, LDO4[3:0] = 1111, $I_{LDO4}$ = 10 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------| | LDO4 Active Mod | le – DC (Continued) | | | | | | | tON <sub>LDO4</sub> | Turn-On Time Enable to 90% of end value, V <sub>LDOIN45</sub> = V <sub>LDOIN45MIN</sub> , 4.5 V I <sub>LDO4</sub> = 0.0 mA | 60 | ı | 500 | μ\$ | | | tOFF <sub>LDO4</sub> | Turn-Off Time Disable to 10% of initial value, V <sub>LDOIN45</sub> = V <sub>LDOIN45MIN</sub> I <sub>LDO4</sub> = 0.0 mA | I | ı | 10 | ms | | | LDO4 <sub>OSHT</sub> | Start-Up Overshoot V <sub>LDOIN45</sub> = V <sub>LDOIN45MIN</sub> , 4.5 V, I <sub>LDO4</sub> = 0.0 mA | I | 1.0 | 2.0 | % | | | V <sub>LDO4</sub> LOTR | Transient Load Response V <sub>LDOIN45</sub> = V <sub>LDOIN45MIN</sub> , 4.5 V I <sub>LDO4</sub> = 10 to 100 mA in 1.0 μs Peak of overshoot or undershoot of LDO4 with respect to final value. Refer to Figure 25 | - | ı | 3.0 | % | | | V <sub>LDO4</sub> LITR | Transient Line Response I <sub>LDO4</sub> = 75 mA V <sub>LDOIN45INITIAL</sub> = 2.8 V to V <sub>LDOIN45FINAL</sub> = 3.3 V for LDO4[3:0] = 0000 to 0111 V <sub>LDOIN45INITIAL</sub> = V <sub>LDO4</sub> +0.3 V to V <sub>LDOIN45FINAL</sub> = V <sub>LDO4</sub> +0.8 V for LDO4[3:0] = 1000 to 1111 Refer to Figure 25 | - | 5.0 | 8.0 | mV | | #### Notes - 41. When the LDO Output voltage is set above 2.6 V the minimum allowed input voltage need to be at least the output voltage plus 0.25 V for proper regulation due to the dropout voltage generated through the internal LDO transistor. - 42. The PSRR of the regulators is measured with the perturbing signal at the input of the regulator. The power management IC is supplied separately from the input of the regulator and does not contain the perturbed signal. During measurements, care must be taken not to operate in the dropout region of the regulator under test. V<sub>LDOIN45MIN</sub> refers to the minimum allowed input voltage for a particular output voltage. # 6.4.5.5.5 LDO5 #### **Table 80. LDO5 Electrical Characteristics** All parameters are specified at $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = 3.6 V, $V_{LDOIN45}$ = 3.6 V, LDO5[3:0] = 1111, $I_{LDO5}$ = 10 mA, $V_{VBIAS}$ = 1.0 V $\pm$ 4.0%, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{LDOIN45}$ = 3.6 V, LDO5[3:0] = 1111, $I_{LDO5}$ = 10 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------|------------------------------|---------|-------| | LDO5 | | ı | | | 1 | | | V <sub>LDOIN45</sub> | Operating Input Voltage $1.8 \text{ V} \leq \text{LDO5}_{\text{NOM}} \leq 2.5 \text{ V}$ $2.6 \text{ V} \leq \text{LDO5}_{\text{NOM}} \leq 3.3 \text{ V}$ | 2.8<br>LDO5 <sub>NOM</sub> +<br>0.250 | _<br>_ | 4.5<br>4.5 | V | (43) | | LDO5 <sub>NOM</sub> | Nominal Output Voltage | _ | Table 68 | _ | V | | | I <sub>LDO5</sub> | Operating Load Current | 0.0 | _ | 200 | mA | | | DO5 DC | | 1 | | | • | | | V <sub>LDO5TOL</sub> | Output Voltage Tolerance V <sub>LDOIN45MIN</sub> < V <sub>LDOIN45</sub> < 4.5 V <sub>,</sub> 0.0 mA < I <sub>LDO5</sub> < 200 mA LDO5[3:0] = 0000 to 1111 | -3.0 | - | 3.0 | % | | | V <sub>LDO5LOR</sub> | Load Regulation $(V_{LDO5} \text{ at } I_{LDO5} = 200 \text{ mA}) - (V_{LDO5} \text{ at } I_{LDO5} = 0.0 \text{ mA})$ For any $V_{LDOIN45MIN} < V_{LDOIN45} < 4.5 \text{ V}$ | - | 0.10 | _ | mV/mA | | | V <sub>LDO5LIR</sub> | Line Regulation $(V_{LDO5} \text{ at } V_{LDOIN45} = 4.5 \text{ V}) - (V_{LDO5} \text{ at } V_{LDOIN45MIN})$ For any 0.0 mA < $I_{LDO5} < 200 \text{ mA}$ | - | 0.50 | _ | mV/V | | | I <sub>LDO5LIM</sub> | Current Limit I <sub>LDO5</sub> when LDO5 is forced to LDO5 <sub>NOM</sub> /2 | 232 | 333 | 475 | mA | | | I <sub>LDO5OCP</sub> | Over Current Protection Threshold I <sub>LDO5</sub> required to cause the SCP function to disable LDO when REGSCPEN = 1 | 220 | 1 | 475 | mA | | | I <sub>LDO5Q</sub> | Quiescent Current No load, Change in I <sub>VIN</sub> and I <sub>VLDOIN45</sub> , When LDO5 enabled | - | 13 | _ | μА | | | DO5 AC AND tF | RANSIENT | | | | | | | PSRR <sub>LDO5</sub> | PSRR • I <sub>LDO5</sub> = 150 mA, 20 Hz to 20 kHz LDO5[3:0] = 0000 - 1111, V <sub>LDOIN45</sub> = V <sub>LDOIN45MIN</sub> + 100 mV LDO5[3:0] = 0000 - 1111, V <sub>LDOIN45</sub> = LDO5 <sub>NOM</sub> + 1.0 V | 35<br>52 | 40<br>60 | - | dB | (44) | | NOISE <sub>LDO5</sub> | Output Noise Density • V <sub>LDOIN45</sub> = V <sub>LDOIN45MIN</sub> , I <sub>LDO5</sub> = 150 mA 100 Hz - <1.0 kHz 1.0 kHz - <10 kHz 10 kHz - 1.0 MHz | -<br>-<br>- | -114<br>-129<br>-135 | -102<br>-123<br>-130 | dBV/√Hz | | | SLWR <sub>LDO5</sub> | Turn-On Slew Rate • 10% to 90% of end value • V <sub>LDOIN45MIN</sub> ≤ V <sub>LDOIN45</sub> ≤ 4.5 V <sub>.</sub> I <sub>LDO5</sub> = 0.0 mA LDO5[3:0] = 0000 to 0011 LDO5[3:0] = 0100 to 0111 LDO5[3:0] = 1000 to 1011 LDO5[3:0] = 1100 to 1111 | -<br>-<br>-<br>- | -<br>-<br>- | 22.0<br>26.5<br>30.5<br>34.5 | mV/μs | | #### Table 80. LDO5 Electrical Characteristics All parameters are specified at $T_A$ = -40 to 105 °C (See <u>Table 3</u>), $V_{IN}$ = 3.6 V, $V_{LDOIN45}$ = 3.6 V, LDO5[3:0] = 1111, $I_{LDO5}$ = 10 mA, $V_{VBIAS}$ = 1.0 V $\pm$ 4.0%, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{LDOIN45}$ = 3.6 V, LDO5[3:0] = 1111, $I_{LDO5}$ = 10 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | | | | | | |------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|--|--|--|--|--| | LDO5 AC AND tR | DO5 AC AND tRANSIENT (Continued) | | | | | | | | | | | | t <sub>ONLDO5</sub> | Turn-On Time Enable to 90% of end value, $V_{LDOIN45} = V_{LDOIN45MIN}$ , 4.5 V $I_{LDO5} = 0.0$ mA | 60 | ı | 500 | μS | | | | | | | | t <sub>OFFLDO5</sub> | Turn-Off Time Disable to 10% of initial value, V <sub>LDOIN45</sub> = V <sub>LDOIN45MIN</sub> I <sub>LDO5</sub> = 0.0 mA | - | - | 10 | ms | | | | | | | | LDO5 <sub>OSHT</sub> | Start-Up Overshoot<br>$V_{LDOIN45} = V_{LDOIN45MIN}$ , 4.5 V, $I_{LDO5} = 0$ mA | - | 1.0 | 2.0 | % | | | | | | | | V <sub>LDO5</sub> LOTR | Transient Load Response $V_{LDOIN45} = V_{LDOIN45MIN}, 4.5 \text{ V} \\ I_{LDO5} = 20 \text{ to } 200 \text{ mA in } 1.0 \mu\text{s} \\ \text{Peak of overshoot or undershoot of LDO5 with respect to final value. Refer to } \frac{\text{Figure } 25}{\text{Figure } 25}$ | - | - | 3.0 | % | | | | | | | | V <sub>LDO5LITR</sub> | | - | 5.0 | 8.0 | mV | | | | | | | #### Notes - 43. When the LDO Output voltage is set above 2.6 V the minimum allowed input voltage need to be at least the output voltage plus 0.25 V for proper regulation due to the dropout voltage generated through the internal LDO transistor. - 44. The PSRR of the regulators is measured with the perturbing signal at the input of the regulator. The power management IC is supplied separately from the input of the regulator and does not contain the perturbed signal. During measurements, care must be taken not to operate in the dropout region of the regulator under test. V<sub>LDOIN45</sub> refers to the minimum allowed input voltage for a particular output voltage. # 6.5 Control Interface I<sup>2</sup>C Block Description The 34VR500 contains an $I^2C$ interface port which allows access by a processor, or any $I^2C$ master, to the register set. Via these registers, the resources of the IC can be controlled. The registers also provide status information about how the IC is operating. The SCL and SDA lines should be routed away from noisy signals and planes to minimize noise pick up. To prevent reflections in the SCL and SDA traces from creating false pulses, the rise and fall times of the SCL and SDA signals must be greater than 20 ns. This can be accomplished by reducing the drive strength of the $I^2$ C master via software. It is recommended to use a drive strength of 80 $\Omega$ or higher to increase the edge times. Alternatively, this can be accomplished by using small capacitors from SCL and SDA to ground. For example, use 5.1 pF capacitors from SCL and SDA to ground for bus pull-up resistors of 4.8 $k\Omega$ . # 6.5.1 I<sup>2</sup>C Device ID I<sup>2</sup>C interface protocol requires a device ID for addressing the target IC on a multi-device bus. The I<sup>2</sup>C address is set to 0x08. # 6.5.2 I<sup>2</sup>C Operation The I<sup>2</sup>C mode of the interface is implemented generally following the Fast mode definition which supports up to 400 kbits/s operation (exceptions to the standard are noted to be 7-bit only addressing and no support for General Call addressing.) The I<sup>2</sup>C interface is configured as "Slave". Timing diagrams, electrical specifications, and further details can be found in the I<sup>2</sup>C specification, which is available for download at: http://www.nxp.com/documents/user\_manual/UM10204.pdf I<sup>2</sup>C read operations are performed in byte increments separated by an ACK. Read operations begin with the MSB and each byte is sent out unless a STOP command or NACK is received prior to completion. The 34VR500 only supports single-byte I<sup>2</sup>C transactions for read and write. The host initiates and terminates all communication. The host sends a master command packet after driving the start condition. The device responds to the host if the master command packet contains the corresponding slave address. In the following examples, the device is shown always responding with an ACK to transmissions from the host. If at any time a NACK is received, the host should terminate the current transaction and retry the transaction. The 34VR500 uses the "repeated start" operation for reads, as shown in Figure 27. Figure 26. Data Transfer on the I<sup>2</sup>C Bus Figure 27. Read Operation # 6.5.3 Interrupt Handling The system is informed about important events based on interrupts. Unmasked interrupt events are signaled to the processor by driving the INTB pin low. Each interrupt is latched so that even if the interrupt source becomes inactive, the interrupt will remain set until cleared. Each interrupt can be cleared by writing a "1" to the appropriate bit in the Interrupt Status register; this will also cause the INTB pin to go high. If there are multiple interrupt bits set the INTB pin will remain low until all are either masked or cleared. If a new interrupt occurs while the processor clears an existing interrupt bit, the INTB pin will remain low. Each interrupt can be masked by setting the corresponding mask bit to a 1. As a result, when a masked interrupt bit goes high, the INTB pin will not go low. A masked interrupt can still be read from the Interrupt Status register. This gives the processor the option of polling for status from the IC. The IC powers up with all interrupts masked, so the processor must initially poll the device to determine if any interrupts are active. Alternatively, the processor can unmask the interrupt bits of interest. If a masked interrupt bit was already high, the INTB pin will go low after unmasking. The sense registers contain status and input sense bits so the system processor can poll the current state of interrupt sources. They are read only, and not latched or clearable. Interrupts generated by external events are debounced; therefore, the event needs to be stable throughout the debounce period before an interrupt is generated. Nominal debounce periods for each event are documented in the INT summary <u>Table 81</u>. Due to the asynchronous nature of the debounce timer, the effective debounce time can vary slightly. # 6.5.4 Interrupt Bit Summary Table 81 summarizes all interrupt, mask, and sense bits associated with INTB control. For more detailed behavioral descriptions, refer to the related chapters. Table 81. Interrupt, Mask and Sense Bits | Interrupt | Mask | Sense | Purpose | Trigger | Debounce Time (ms) | |------------|------------|------------|------------------------------------------------------------------|---------|-----------------------| | LOWVINI | LOWVINM | LOWVINS | Low Input Voltage Detect<br>Sense is 1 if below 2.80 V threshold | H to L | 3.9 <sup>(45)</sup> | | ENI | ENM | ENS | Enable on button event | H to L | 31.25 <sup>(45)</sup> | | LINI | LINIVI | LNO | Sense is 1 if EN is high | L to H | 31.25 | | THERM110 | THERM110M | THERM110S | Thermal 110 °C threshold<br>Sense is 1 if above threshold | Dual | 3.9 | | THERM120 | THERM120M | THERM120S | Thermal 120 °C threshold<br>Sense is 1 if above threshold | Dual | 3.9 | | THERM125 | THERM125M | THERM125S | Thermal 125 °C threshold<br>Sense is 1 if above threshold | Dual | 3.9 | | THERM130 | THERM130M | THERM130S | Thermal 130 °C threshold<br>Sense is 1 if above threshold | Dual | 3.9 | | SW1FAULTI | SW1FAULTM | SW1FAULTS | Regulator 1 overcurrent limit Sense is 1 if above current limit | L to H | 8.0 | | SW2FAULTI | SW2FAULTM | SW2FAULTS | Regulator 2 overcurrent limit Sense is 1 if above current limit | L to H | 8.0 | | SW3FAULTI | SW3FAULTM | SW3FAULTS | Regulator 3 overcurrent limit Sense is 1 if above current limit | L to H | 8.0 | | SW4FAULTI | SW4FAULTM | SW4FAULTS | Regulator 4 overcurrent limit Sense is 1 if above current limit | L to H | 8.0 | | LDO1FAULTI | LDO1FAULTM | LDO1FAULTS | LDO1 overcurrent limit Sense is 1 if above current limit | L to H | 8.0 | | LDO2FAULTI | LDO2FAULTM | LDO2FAULTS | LDO2 overcurrent limit Sense is 1 if above current limit | L to H | 8.0 | | LDO3FAULTI | LDO3FAULTM | LDO3FAULTS | LDO3 overcurrent limit Sense is 1 if above current limit | L to H | 8.0 | | LDO4FAULTI | LDO4FAULTM | LDO4FAULTS | LDO4 overcurrent limit Sense is 1 if above current limit | L to H | 8.0 | | LDO5FAULTI | LDO5FAULTM | LDO5FAULTS | LDO5 overcurrent limit Sense is 1 if above current limit | L to H | 8.0 | #### Notes A full description of all interrupt, mask, and sense registers is provided in Tables 82 to 90. <sup>45.</sup> Debounce timing for the falling edge can be extended with ENDBNC[1:0]. Table 82. Register INTSTAT0 - ADDR 0x05 | Name | Bit# | R/W | Default | Description | |-----------|------|-------|---------|------------------------------| | ENI | 0 | R/W1C | 0 | Power on interrupt bit | | LOWVINI | 1 | R/W1C | 0 | Low-voltage interrupt bit | | THERM110I | 2 | R/W1C | 0 | 110 °C Thermal interrupt bit | | THERM120I | 3 | R/W1C | 0 | 120 °C Thermal interrupt bit | | THERM125I | 4 | R/W1C | 0 | 125 °C Thermal interrupt bit | | THERM130I | 5 | R/W1C | 0 | 130 °C Thermal interrupt bit | ## Table 83. Register INTMASK0 - ADDR 0x06 | Name | Bit# | R/W | Default | Description | |-----------|------|-------|---------|-----------------------------------| | ENM | 0 | R/W1C | 1 | Power on interrupt mask bit | | LOWVINM | 1 | R/W1C | 1 | Low-voltage interrupt mask bit | | THERM110M | 2 | R/W1C | 1 | 110 °C Thermal interrupt mask bit | | THERM120M | 3 | R/W1C | 1 | 120 °C Thermal interrupt mask bit | | THERM125M | 4 | R/W1C | 1 | 125 °C Thermal interrupt mask bit | | THERM130M | 5 | R/W1C | 1 | 130 °C Thermal interrupt mask bit | ## Table 84. Register INTSENSE0 - ADDR 0x07 | Name | Bit# | R/W | Default | Description | |-----------|------|-----|---------|------------------------------------------------------------------------| | ENS | 0 | R | 0 | Enable on sense bit 0 = EN low 1 = EN high | | LOWVINS | 1 | R | 0 | Low voltage sense bit<br>0 = VIN > 2.8 V<br>1 = VIN ≤ 2.8 V | | THERM110S | 2 | R | 0 | 110 °C Thermal sense bit<br>0 = Below threshold<br>1 = Above threshold | | THERM120S | 3 | R | 0 | 120 °C Thermal sense bit<br>0 = Below threshold<br>1 = Above threshold | | THERM125S | 4 | R | 0 | 125 °C Thermal sense bit<br>0 = Below threshold<br>1 = Above threshold | | THERM130S | 5 | R | 0 | 130 °C Thermal sense bit<br>0 = Below threshold<br>1 = Above threshold | # Table 85. Register INTSTAT1 - ADDR 0x08 | Name | Bit# | R/W | Default | Description | |-----------|------|-------|---------|-------------------------------| | SW1FAULTI | 2:0 | R/W1C | 0 | SW1 Overcurrent interrupt bit | | SW2FAULTI | 3 | R/W1C | 0 | SW2 Overcurrent interrupt bit | # Table 85. Register INTSTAT1 - ADDR 0x08 (continued) | Name | Bit # | R/W | Default | Description | |-----------|-------|-------|---------|-------------------------------| | SW3FAULTI | 5:4 | R/W1C | 0 | SW3 Overcurrent interrupt bit | | SW4FAULTI | 6 | R/W1C | 0 | SW4 Overcurrent interrupt bit | ## Table 86. Register INTMASK1 - ADDR 0x09 | Name | Bit # | R/W | Default | Description | |-----------|-------|-----|---------|------------------------------------| | SW1FAULTM | 2:0 | R/W | 1 | SW1 Overcurrent interrupt mask bit | | SW2FAULTM | 3 | R/W | 1 | SW2 Overcurrent interrupt mask bit | | SW3FAULTM | 5:4 | R/W | 1 | SW3 Overcurrent interrupt mask bit | | SW4FAULTM | 6 | R/W | 1 | SW4 Overcurrent interrupt mask bit | # Table 87. Register INTSENSE1 - ADDR 0x0A | Name | Bit # | R/W | Default | Description | |-----------|-------|-----|---------|------------------------------------------------------------------------| | SW1FAULTS | 2:0 | R | 0 | SW1 Overcurrent sense bit 0 = Normal operation 1 = Above current limit | | SW2FAULTS | 3 | R | 0 | SW2 Overcurrent sense bit 0 = Normal operation 1 = Above current limit | | SW3FAULTS | 5:4 | R | 0 | SW3 Overcurrent sense bit 0 = Normal operation 1 = Above current limit | | SW4FAULTS | 6 | R | 0 | SW4 Overcurrent sense bit 0 = Normal operation 1 = Above current limit | ## Table 88. Register INTSTAT4 - ADDR 0x11 | Name | Bit# | R/W | Default | Description | |------------|------|-------|---------|--------------------------------| | LDO1FAULTI | 1 | R/W1C | 0 | LDO1 Overcurrent interrupt bit | | LDO2FAULTI | 2 | R/W1C | 0 | LDO2 Overcurrent interrupt bit | | LDO3FAULTI | 3 | R/W1C | 0 | LDO3 Overcurrent interrupt bit | | LDO4FAULTI | 4 | R/W1C | 0 | LDO4 Overcurrent interrupt bit | | LDO5FAULTI | 5 | R/W1C | 0 | LDO5 Overcurrent interrupt bit | ## Table 89. Register INTMASK4 - ADDR 0x12 | Name | Bit# | R/W | Default | Description | |------------|------|-----|---------|-------------------------------------| | LDO1FAULTM | 1 | R/W | 1 | LDO1 Overcurrent interrupt mask bit | | LDO2FAULTM | 2 | R/W | 1 | LDO2 Overcurrent interrupt mask bit | | LDO3FAULTM | 3 | R/W | 1 | LDO3 Overcurrent interrupt mask bit | | LDO4FAULTM | 4 | R/W | 1 | LDO4 Overcurrent interrupt mask bit | | LDO5FAULTM | 5 | R/W | 1 | LDO5 Overcurrent interrupt mask bit | Table 90. Register INTSENSE4 - ADDR 0x13 | Name | Bit# | R/W | Default | Description | |------------|------|-----|---------|-------------------------------------------------------------------------| | LDO1FAULTS | 1 | R | 0 | LDO1 Overcurrent sense bit 0 = Normal operation 1 = Above current limit | | LDO2FAULTS | 2 | R | 0 | LDO2 Overcurrent sense bit 0 = Normal operation 1 = Above current limit | | LDO3FAULTS | 3 | R | 0 | LDO3 Overcurrent sense bit 0 = Normal operation 1 = Above current limit | | LDO4FAULTS | 4 | R | 0 | LDO4 Overcurrent sense bit 0 = Normal operation 1 = Above current limit | | LDO5FAULTS | 5 | R | 0 | LDO5 Overcurrent sense bit 0 = Normal operation 1 = Above current limit | # 6.5.5 Specific Registers # 6.5.5.1 IC and Version Identification The IC and other version details can be read via identification bits. These are hard-wired on chip and described in Tables 91 to 93. Table 91. Register DEVICEID - ADDR 0x00 | Name | Bit # | Bit # R/W | | Description | |----------|-------|-----------|------|--------------------------------| | DEVICEID | 3:0 | R | 0x00 | Die version.<br>0100 = 34VR500 | Table 92. Register SILICON REV- ADDR 0x03 | Name | Bit# | R/W | Default | Description | | |-----------------|------|--------------------------------------------------------------------|---------|---------------------------------------------------|--| | METAL_LAYER_REV | 3:0 | Represents the metal mask revis Pass 0.0 = 0000 . Pass 0.15 = 1111 | | | | | FULL_LAYER_REV | 7:4 | R | 0x01 | Represents the full mask revision Pass 1.0 = 0001 | | Table 93. Register FABID - ADDR 0x04 | Name | Bit# | R/W | Default | Description | |------|------|-----|---------|----------------------------------------------------------------------| | FIN | 1:0 | R | 0x00 | Allows for characterizing different options within the same reticule | | FAB | 3:2 | R | 0x00 | Represents the wafer manufacturing facility | # 6.5.6 Register Bitmap The register map is comprised of thirty-two pages, and its address and data fields are each eight bits wide. Only the first two pages can be accessed. On each page, registers 0 to 0x7F are referred to as 'functional', and registers 0x80 to 0xFF as 'extended'. On each page, the functional registers are the same, but the extended registers are different. To access the Functional Page from one of the extended pages, no write to the page register is necessary. Registers that are missing in the sequence are reserved; reading from them will return a value 0x00, and writing to them will have no effect. The contents of all registers are given in the tables defined in this chapter; each table is structure as follows: Name: Name of the bit. **Bit #:** The bit location in the register (7-0) **R/W:** Read / Write access and control - · R is read-only access - · R/W is read and write access - · RW1C is read and write access with write 1 to clear Reset: Reset signals are color coded based on the following legend. | Bits reset by VCOREDIG_PORB | |------------------------------------| | Bits reset by EN or loaded default | | Bits reset by DIGRESETB | | Bits reset by PORB | | Bits reset by VCOREDIG_PORB | | Bits reset by POR or OFFB | **Default:** The value after reset, as noted in the Default column of the memory map. - · Fixed defaults are explicitly declared as 0 or 1. - "X" corresponds to Read / Write bits that are initialized at start-up. Bits are subsequently I<sup>2</sup>C modifiable, when their reset has been released. "X" may also refer to bits that may have other dependencies. For example, some bits may depend on the version of the IC, or a value from an analog block, for instance the sense bits for the interrupts. # 6.5.6.1 Register map Table 94. Functional Page | | | | | BITS[7:0] | | | | | | | | | | | |-----|--------------------|-------------------|------------------|--------------|--------------|--------------|-----------|----------------------|-----------|-----------|-----------|---------|-----|---| | Add | Register<br>Name | R/W | Default | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | 00 | 00 DeviceID | R | 8'b0001_0000 | - | - | - | - | DEVICE ID [3:0] | | | | | | | | 00 | Deviceib | IX. | 0.00001_0000 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | 03 | 03 SILICONREVID R | P | R 8'b0001_0000 | | FULL_LAY | 'ER_REV[3:0] | | METAL_LAYER_REV[3:0] | | | | | | | | 03 | | IX. | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | | | | 04 | 04 FABID I | R | R 8'b0000_0000 | - | - | - | - | FAB[1:0] FIN[1:0] | | | [1:0] | | | | | 04 | I ADID | | " | ., | ., | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 05 | 05 INTSTATO RW1C | INTSTATO R | INTSTATO DW1C | 8'b0000 0000 | - | - | THERM130I | THERM125I | THERM120I | THERM110I | LOWVINI | ENI | | | | 03 | | | KWIC | 8 50000_0000 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 06 | an Internation Day | ASK0 R/W 8'b00' | ACKO DAN 8150044 | INTMASK0 R/W | 8'b0011_1111 | - | - | THERM130M | THERM125M | THERM120M | THERM110M | LOWVINM | ENM | | | 00 | INTIVIAGEO | | 0.00011_1111 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | 07 | 07 INTSENSE0 R | 0 D 0160000 10000 | RSVD | RSVD | THERM130S | THERM125S | THERM120S | THERM110S | LOWVINS | ENS | | | | | | 07 | | K | 8'b00xx_xxxx | 0 | 0 | х | х | х | х | х | х | | | | 34VR500 Table 94. Functional Page (continued) | | | | | BITS[7:0] | | | | | | | | | | | | | | |-----|------------------|------------|------------------|-----------|--------------|----------------|----------------|----------------|----------------|----------------|-----------|----------|-------|----------|---------------|---------|---| | Add | Register<br>Name | R/W | Default | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | 08 | INTSTAT1 | RW1C | 8'b0000_0000 | - | SW4FAULTI | SW3F | AULTI | SW2FAULTI | | SW1FAULTI | | | | | | | | | 00 | INTOTATT | 1,00 | 0.0000_0000 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | 09 | 9 INTMASK1 | R/W | 8'b0111_1111 | - | SW4FAULTM | SW3FA | ULTM | SW2FAULTM | | SW1FAULTM | | | | | | | | | 00 | | | 0.00111_1111 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | 0A | INTSENSE1 | R | 8'b0xxx_xxxx | - | SW4FAULTS | SW3F/ | AULTS | SW2FAULTS | | SW1FAULTS | | | | | | | | | | | | | 0 | х | x | x | x | x | x | х | | | | | | | | | | | T | | T | | | | | T | _ | | | | | | | | 11 | INTSTAT4 | RW1C | 8'b0000_0000 | - | - | LDO5FAULTI | LDO4FAULTI | LDO3FAULTI | LDO2FAULTI | LDO1FAULTI | - | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | 12 | INTMASK4 | R/W | 8'b0011_1111 | - | _ | LDO5<br>FAULTM | LDO4<br>FAULTM | LDO3<br>FAULTM | LDO2<br>FAULTM | LDO1<br>FAULTM | - | | | | | | | | | | | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | 13 | INTSENSE4 | R | 8'b00xx_xxxx | - | - | LDO5<br>FAULTS | LDO4<br>FAULTS | LDO3<br>FAULTS | LDO2<br>FAULTS | LDO1<br>FAULTS | - | | | | | | | | | | | | 0 | 0 | х | x | x | x | х | х | | | | | | | | | | | | | | | | | | | | | | | | | | | 1B | PWRCTL | R/W | 8'b0001_0000 | REGSCPEN | STANDBYINV | STBYD | LY[1:0] | ENDBNC[1:0] | | ENRSTEN | RESTARTEN | | | | | | | | 10 | TWROTE | | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | | | | | | | | | _ | | | | | | | | | | | | | | | | | 2E | SW1VOLT R/W | R/W | N 8'b00xx_xxxx | - | - | | | SW | 1[5:0] | | | | | | | | | | | | | _ | 0 | 0 | х | x | x | x | х | х | | | | | | | | 2F | SW1STBY | R/W | 8'b00xx_xxxx | _ | - | | | SW1S | TBY[5:0] | | | | | | | | | | | | | _ | 0 | 0 | х | x | x | X | х | х | | | | | | | | 30 | SW10FF | R/W | 8'b00xx_xxxx | _ | - | | | SW10 | OFF[5:0] | 1 | | | | | | | | | | | | _ | 0 | 0 | х | x | х | x | x | х | | | | | | | | 31 | SW1MODE | R/W 8 | / 8'b0000_1000 | _ | - | SW10MODE | - | | SW1M | IODE[3:0] | | | | | | | | | | | | _ | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | | | | | | 32 | SW1CONF | W1CONF R/W | R/W | R/W | R/W | R/W | R/W | 8'bxx00_xx00 | SW1DVS5 | SPEED[1:0] | SW1PH/ | ASE[1:0] | SW1FR | REQ[1:0] | - | SW1ILIM | | | | | | | х | х | 0 | 0 | х | х | 0 | 0 | | | | | | | | | | _ | Ι | | T | | | OVA | 2015-03 | | | | | | | | | | 35 | SW2VOLT | /2VOLT R/W | R/W 8'b0xxx_xxxx | - | - | | | l | [2[5:0] | l | | | | | | | | | | | | - | | | | | | | 0 | 0 – | х | x | X SW2S | X<br>TBY[5:0] | х | х | | 36 | SW2STBY | R/W | 8'b0xxx_xxxx | 0 | 0 | x | x | x | x | x | x | | | | | | | | | | | | _ | _ | | <u> </u> | | OFF[5:0] | | | | | | | | | | 37 | SW2OFF | R/W | 8'b0xxx_xxxx | 0 | 0 | х | x | х | x | x | х | | | | | | | | | | R/W | W 8'b0000_1000 - | - | - | SW2OMODE | - | | SW2M | IODE[3:0] | | | | | | | | | 38 | SW2MODE | | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | | | | | | | 014/02 5117 | CONF R/W | | SW2DVSS | SPEED[1:0] | SW2PH/ | ASE[1:0] | SW2FREQ[1:0] – | | SW2ILIM | | | | | | | | | 39 | SW2CONF | | R/W | R/W | 8'bxx01_xx00 | x | х | 0 | 1 | x | x | 0 | 0 | | | | | #### Table 94. Functional Page (continued) | | | | | | | | ВІТ | S[7:0] | | | | | | | |------------------------|------------------|-----------------|-----------------|------------------|------------|----------|--------------|---------|-----------------|-----------|-----------|---|---|---| | Add | Register<br>Name | R/W | Default | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | 3C SW3VOLT R/W 8'b0xxx | | Olk Overy years | - | - | | | SW | 73[5:0] | | | | | | | | 30 | SWSVOLI | FC/VV | 8'b0xxx_xxxx | 0 | 0 | х | х | х | х | х | х | | | | | 3D | SW3STBY | R/W | 9!hOvery years | - | - | | | SW3S | TBY[5:0] | • | | | | | | 3D | 20032181 | FK/VV | 8'b0xxx_xxxx | 0 | 0 | х | х | х | х | х | х | | | | | 3E | SW3OFF | R/W | 8'b0xxx xxxx | - | - | | | SW30 | OFF[5:0] | | | | | | | JL | 3₩3011 | 1000 | 000000 | 0 | 0 | х | х | х | х | х | х | | | | | 3F | SW3MODE | R/W | 8'b0000_1000 | | | SW3OMODE | - | | SW3M | IODE[3:0] | | | | | | 31 | SWSWODL | IVV | 8 00000_1000 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | | | 40 | SW3CONF | R/W | 9'byy10_yy00 | SW3DVS | SPEED[1:0] | SW3PH/ | ASE[1:0] | SW3FF | REQ[1:0] | - | SW3ILIM | | | | | 40 | SWICONF | FK/VV | 8'bxx10_xx00 | х | х | 1 | 0 | х | х | 0 | 0 | | | | | | • | • | | | • | | | | • | • | | | | | | 4A | SW4VOLT | DAM | Olb Orace Jacob | - | - | | | SW | <b>/</b> 4[5:0] | | | | | | | 4A | 5W4VOL1 | R/W | R/W | 8'b0xxx_xxxx | 0 | 0 | х | х | х | х | х | х | | | | 4D | CWACTRY | Y R/W | Olb Orace races | - | - | | | SW4S | TBY[5:0] | | | | | | | 4B | SW4STBY | | 8'b0xxx_xxxx | 0 | 0 | х | х | х | х | х | х | | | | | 40 | CWAOEE | DAM | Olb Orace races | - | - | | | SW40 | OFF[5:0] | | | | | | | 4C | SW4OFF | R/W 8'b0x | R/VV | 8'b0xxx_xxxx | 0 | 0 | х | х | х | х | х | х | | | | | 03444005 | D.444 | R/W | 0lb0000 1000 | - | - | SW4OMODE | - | | SW4N | IODE[3:0] | | | | | 4D | SW4MODE | R/W | 8'b0000_1000 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | | | 45 | OWITOONE | R/W | 8'bxx11_xx00 | SW4DVSSPEED[1:0] | | SW4PH | ASE[1:0] | SW4FF | REQ[1:0] | - | SW4ILIM | | | | | 4E | SW4CONF | R/W | 8'DXX11_XXUU | х | х | 1 | 1 | х | х | 0 | 0 | | | | | | | | | | JI | | | | I. | | ı | | | | | 0.4 | DEFOLITORED | FOUTCRTRL R/W | 81h000v 0000 | - | - | - | REFOUTEN | - | - | - | - | | | | | 6A | REFOUTCRIRE | | FOOTCRIRL R/W | COTORTILE R/W | TOTAL | INL K/W | 8'b000x_0000 | 0 | 0 | 0 | х | 0 | 0 | 0 | | 6D | L DO4CTI | LDO1CTL R/W | L R/W | Olbooov vanav | - | LDO1LPWR | LDO1STBY | LDO1EN | | LDO | O1[3:0] | | | | | סט | LDOTCIL | | | 8'b000x_xxxx | 0 | 0 | 0 | х | х | х | х | х | | | | 65 | LDOSCTI | DAM | OlbOOOx vanax | - | LDO2LPWR | LDO2STBY | LDO2EN | | LDO | O2[3:0] | | | | | | 6E | LDOZGIL | DO2CTL R/W | R/W | 8'b000x_xxxx | 0 | 0 | 0 | х | х | х | х | х | | | | ٥٢ | LDOSOTI | DAM | 011-000 | - | LDO3LPWR | LDO3STBY | LDO3EN | | LDO | O3[3:0] | | | | | | 6F | LDO3C1L | 03CTL R/W | 8'b000x_xxxx | 0 | 0 | 0 | х | х | х | х | х | | | | | 70 | LDO40TI | DAM | 014000: | - | LDO4LPWR | LDO4STBY | LDO4EN | | LDO | O4[3:0] | | | | | | 70 | LDO4CTL | 04CTL R/W | 8'b000x_xxxx | 0 | 0 | 0 | х | х | х | х | х | | | | | 7. | LDOSOTI | D | OIL OOG | - | LDO5LPWR | LDO5STBY | LDO5EN | | LDO | O5[3:0] | | | | | | 71 | LDO5CTL | R/W | 8'b000x_xxxx | 0 | 0 | 0 | х | х | х | х | х | | | | | 75 | Dog - Dog - 1 | D.4.1 | 0140000 0000 | - | - | - | | | PAGE[4:0] | | | | | | | 7F | Page Register | R/W | 8'b0000_0000 | 0 | 0 | 0 | х | x | х | х | х | | | | | | | | l | | 1 | | i | | l | i | <u> </u> | | | | Table 95. Extended Page 1: Internal RAM | | | | | BITS[7:0] | | | | | | | | | | | |---------|---------------|-------|--------------|--------------|--------------|--------------|--------------|---------|---------------|---------------|------------------------------------------------|--------------|----------|---| | Address | Register Name | TYPE | Default | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | - | - | | | SW1_VOL | _T[5:0] | | | | | | | A8 | A8 SW1 VOLT | R/W | 8'b00xx_xxxx | 0 | 0 | х | х | х | х | х | x | | | | | | 0)4/4 050 | R/W | au aaa | - | | | | | SW1_SEQ[4:0] | | | | | | | A9 | SW1 SEQ | | 8'b000x_xxxx | 0 | 0 | 0 | х | х | х | х | х | | | | | AA | SW1 CONFIG | R/W | 8'b0000_00xx | - | - | - | - | - | - | SW1_F | REQ[1:0] | | | | | AA | 3WI CONFIG | I K/W | 8 D0000_00XX | 0 | 0 | 0 | 0 | 0 | 0 | х | х | | | | | | | | | | | | | | | | | | | | | AC | SW2 VOLT | R/W | 8'b0xxx_xxxx | - | - | | | SW2_VOL | _T[5:0] | | | | | | | AC | SWZ VOLI | I IVV | 000000 | 0 | 0 | х | х | х | х | х | х | | | | | AD | SW2 SEQ | R/W | 8'b000x_xxxx | - | - | | | | SW2_SEQ[4:0] | | | | | | | 715 | 0W2 0EQ | 1011 | O BOOOX_XXXX | 0 | 0 | 0 | х | х | x | х | х | | | | | AE | SW2 CONFIG | R/W | 8'b0000_00xx | - | - | - | - | - | - | SW2_F | REQ[1:0] | | | | | , | 0112 0011110 | | 00000_00/// | 0 | 0 | 0 | 0 | 0 | 0 | x | х | | | | | | | | | | | | | | | | | | | | | В0 | SW3 VOLT | P/W | R/W | R/W | 8'b0xxx_xxxx | - | - | | | SW3_VOLT[5:0] | | | | | | | | | _ | 0 | 0 | х | х | х | х | х | х | | | | | B1 | SW3 SEQ R/W | R/W | 8'b000x_xxxx | - | - | | SW3_SEQ[4:0] | | | | | | | | | | | | | 0 | 0 | 0 | х | х | х | x | х | | | | | B2 | SW3 CONFIG | R/W | R/W | R/W | 8'b0000_xxxx | - | - | - | - | SW3_CO | NFIG[1:0] | SW3_F | REQ[1:0] | | | | | | | 0 | 0 | 0 | 0 | х | х | х | х | | | | | | | 1 | , , | | r | 1 | | | | | | | | | | В8 | SW4 VOLT | R/W | R/W | 8'b00xx_xxxx | - | - | | ı | SW4_VOL | _T[5:0] | | | | | | | | | | 0 | 0 | х | х | х | х | х | х | | | | | В9 | SW4 SEQ | R/W | R/W | R/W | R/W | 8'b000x_xxxx | _ | - | - | | <u>, </u> | SW4_SEQ[4:0] | | | | | | | | | | | 0 | 0 | 0 | х | х | х | х | х | | BA | SW4 CONFIG | R/W | 8'b000x_xxxx | - | - | - | VTT | - | - | SW4_F | REQ[1:0] | | | | | | | | | 0 | 0 | 0 | х | х | Х | Х | х | | | | | | | | 1 | | T | | ı | | | | | | | | | C4 | REFOUT SEQ | R/W | 8'b000x_x0xx | _ | - | - | | | EFOUT_SEQ[4:0 | i | i | | | | | | | | | 0 | 0 | 0 | х | х | 0 | Х | х | | | | | | | ı | <del>]</del> | | | T | Γ | | | | | | | | | СС | LDO1 VOLT | R/W | 8'b0000_xxxx | | - | - | - | | 1 | OLT[3:0] | 1 | | | | | | | | | 0 | 0 | 0 | 0 | х | X X | х | х | | | | | CD | LDO1 SEQ | R/W | 8'b000x_xxxx | - | - | - | | 1 | LDO1_SEQ[4:0] | ı | | | | | | | | | | 0 | 0 | 0 | х | х | Х | х | х | | | | | | | 1 | 1 1 | | | | T | | 1000 | OL TIO-O | | | | | | D0 | LDO2 VOLT | R/W | 8'b0000_xxxx | - | - | - | - | | l | OLT[3:0] | | | | | | | | | | | 0 | 0 | 0 | 0 | х | Х | Х | х | | | #### Table 95. Extended Page 1: Internal RAM (continued) | Address | Register Name | TYPE | PE Default | ВІТЅ[7:0] | | | | | | | | | | | | | | | | | |------------|-------------------|-------------|-------------------|--------------|--------------|--------------|----------------|---------------|---------------|-----------|---------------|--------------|------|---|--------|----------|---|---------------|--|--| | Address | Register Name | IIFE | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | D1 | LDO2 SEQ | R/W | 8'b000x_xxxx | - | - | - | | LDO2_SEQ[4:0] | | | | | | | | | | | | | | <i>D</i> 1 | LDO2 GLQ | 1000 | 0 000001_11111 | 0 | 0 | 0 | х | x | х | х | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | D4 | LDO3 VOLT | R/W | 8'b0000_xxxx | ı | ı | 1 | - | | LDO3_V | OLT[3:0] | | | | | | | | | | | | J. | 2500 1021 | | 0 00000_30000 | 0 | 0 | 0 | 0 | х | х | х | х | | | | | | | | | | | D5 | LDO3 SEQ | R/W | 8'b000x_xxxx | 1 | 1 | 1 | | | LDO3_SEQ[4:0] | | | | | | | | | | | | | 50 | 2500 024 | | 0 2000/_//// | 0 | 0 | 0 | х | х | х | х | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | D8 | LDO4 VOLT | R/W | 8'b0000_xxxx | - | - | - | - | | LDO4_V | OLT[3:0] | | | | | | | | | | | | 50 | 25011021 | 1000 | 1000 | 1011 | | 0 | 0 | 0 | 0 | х | х | х | х | | | | | | | | | D9 | LDO4 SEQ | R/W | R/W | R/W | R/W | 8'b000x_xxxx | - | - | - | | LDO4_SEQ[4:0] | | | | | | | | | | | 50 | 250.024 | | | 0 2000/_//// | 0 | 0 | 0 | х | х | х | х | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DC | LDO5 VOLT | R/W 8'b0000_xxxx | - | - | - | - | | LDO5_V | OLT[3:0] | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | x | x | х | х | | | | | DD | LDO5 SEQ | R/W 8'b000x_xxxx | - | - | - | | | LDO5_SEQ[4:0] | | | | | | | | | | | 0 | 0 | 0 | х | x | x | x | х | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | E0 | E0 PU CONFIG1 R/W | DNFIG1 R/W | 8'b000x_xxxx | - | - | - | PWRON_<br>CFG1 | SWDVS_ | CLK1[1:0] | SEQ_CLK_S | SPEED1[1:0] | | | | | | | | | | | | | | | 0 | 0 | 0 | х | x | x | x | х | | | | | | | | | | | E4 | TBB POR | TBB_POR R/W | TRR DOD DAM | TRR POR DAW | IP P/// | 8'b0000 00x0 | TBB_POR | RSVD | - | - | - | - | RSVD | - | | | | | | | | | IBR_FOK | | 0.00000_0000 | 0 | RSVD | | | | | | | | | | E8 | PWRGD EN | R/W/M | /W/M 8'b0000 000x | - | - | - | - | - | - | - | PG_EN | | | | | | | | | | | | Eo PWKGD EN | K/W/M | R/W/M | K/VV/IVI | 2 20000_000X | 0 | 0 | 0 | 0 | 0 | 0 | х | 0 | | | | | | | | ## 7 Typical Applications #### 7.1 Introduction <u>Figure 28</u> provides a typical application diagram of the 34VR500 PMIC together with its functional components. For details on component references and additional components such as filters, refer to the individual sections. #### 7.1.1 Application Diagram Figure 28. Typical Application Schematic ## 7.1.2 Application Instructions <u>Table 96</u> provides a complete list of the recommended components on a full featured system using the 34VR500 device. Critical components such as inductors, transistors, and diodes are provided with a recommended part number, but equivalent components may be used. ### 7.2 Bill of Materials Table 96. Bill of Materials (46) | Item | Qty | Schematic<br>Label | Value | Description | Part Number | Manufacturer | Component/Pin | Assy<br>Opt | |-------|--------|--------------------|-------------|----------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--------------------------------|-------------| | Frees | cale C | omponents | | 1 | | 1 | 1 | | | 1 | 1 | | | Power management IC | 34VR500 | Freescale | | | | виск | , SW1 | - (0.625-1.87 | 5 V), 4.5 A | | | | ' | | | 2 | 1 | | 0.60 μΗ | 4 x 4 x 2.1<br>I <sub>SAT</sub> = 10.4 A for 30% drop,<br>DCR <sub>MAX</sub> = 10.45 mΩ | XAL4020-601ME | Coilcraft | Output Inductor | | | 3 | 6 | | 22 μF | 10 V X5R 0805 | LMK212BJ226MG-T | Taiyo Yuden | Output capacitance | | | 4 | 3 | | 4.7 μF | 10 V X5R 0603 | LMK107BJ475KA-T | Taiyo Yuden | Input capacitance | | | 5 | 3 | | 0.1 μF | 10 V X5R 0402 | C0402C104K8PAC | Kemet | Input capacitance | | | виск | K, SW2 | - (0.625-1.97 | 5 V), 2.0 A | | l | | | | | 6 | 1 | | 1.5 μΗ | $3.9 \times 3.9 \times 1.1$<br>$I_{SAT} = 2.6 \text{ A for } 10\% \text{ drop,}$<br>$DCR_{MAX} = 70 \text{ m}\Omega$ | LPS4012-152MR | Coilcraft | Output Inductor | | | 7 | 2 | | 22 μF | 10 V X5R 0805 | LMK212BJ226MG-T | Taiyo Yuden | Output capacitance | | | 8 | 1 | | 4.7 μF | 10 V X5R 0603 | LMK107BJ475KA-T | Taiyo Yuden | Input capacitance | | | 9 | 1 | | 0.1 μF | 10 V X5R 0402 | C0402C104K8PAC | Kemet | Input capacitance | | | виск | , SW3 | - (0.625-1.97 | 5 V), 2.5 A | | | | ' | | | 10 | 1 | | 1.5 μΗ | 4 x 4 x 2.1<br>I <sub>SAT</sub> = 7.0 A for 10% drop,<br>DCR <sub>MAX</sub> = 21.45 mΩ | XFL4020-152ME | Coilcraft | Output Inductor | | | 11 | - | | 1.5 μΗ | 4.3 x 4.3 x 1.4<br>I <sub>SAT</sub> = 2.9 A for 10% drop,<br>DCR <sub>MAX</sub> = 78 mΩ | LPS4014_152ML | Coilcraft | Output Inductor<br>(Alternate) | | | 12 | - | | 1.0 μΗ | 4 x 4 x 1.2<br>I <sub>SAT</sub> = 6.2 A, DCR = 37 mΩ | FDSD0412-H-1R0M | Toko | Output inductor (Alternate) | | | 13 | 4 | | 22 μF | 10 V X5R 0805 | LMK212BJ226MG-T | Taiyo Yuden | Output capacitance | | | 14 | 2 | | 4.7 μF | 10 V X5R 0603 | LMK107BJ475KA-T | Taiyo Yuden | Input capacitance | | | 15 | 1 | | 0.1 μF | 10 V X5R 0402 | C0402C104K8PAC | Kemet | Input capacitance | | #### Table 96. Bill of Materials (46) (continued) | Item | Qty | Schematic<br>Label | Value | Description | Part Number | Manufacturer | Component/Pin | Assy<br>Opt | |--------|---------|--------------------|----------------|------------------------------------------------------------------------------------------------------------------------|-------------------|---------------|--------------------|-------------| | виск | , SW4 | - (0.625-1.97 | 5 V), 1.0 A | | | | | | | 16 | 1 | | 1.5 μΗ | $3.9 \times 3.9 \times 1.1$<br>$I_{SAT} = 2.6 \text{ A for } 10\% \text{ drop,}$<br>DCR <sub>MAX</sub> = 70 m $\Omega$ | LPS4012-152MR | Coilcraft | Output Inductor | | | 17 | 2 | | 22 μF | 10 V X5R 0805 | LMK212BJ226MG-T | Taiyo Yuden | Output capacitance | | | 18 | 1 | | 4.7 μF | 10 V X5R 0603 | LMK107BJ475KA-T | Taiyo Yuden | Input capacitance | | | 19 | 1 | | 0.1 μF | 10 V X5R 0402 | C0402C104K8PAC | Kemet | Input capacitance | | | LDO, I | LDO1 - | (0.80-1.55), | 250 mA | 1 | 1 | <u>I</u> | 1 | | | 20 | 1 | | 4.7 μF | 6.3 V X5R 0402 | C0402X5R6R3- | Venkel | Output capacitance | | | LDO, I | LDO2 - | (1.80-3.30), | 100 mA | | | | | | | 21 | 1 | | 2.2 μF | 6.3 V X5R 0402 | C0402C225M9PACTU | Kemet | Output capacitance | | | LDO, I | LDO3 - | (1.80-3.30), | 350 mA | • | • | | | • | | 22 | 1 | | 4.7 μF | 6.3 V X5R 0402 | C0402X5R6R3- | Venkel | Output capacitance | | | LDO, I | LDO4 - | (1.80-3.30), | 100 mA | | | | | | | 23 | 1 | | 2.2 μF | 6.3 V X5R 0402 | C0402C225M9PACTU | Kemet | Output capacitance | | | LDO, I | LDO5 - | (1.80-3.30), | 200 mA | | | | | | | 24 | 1 | | 2.2 μF | 6.3 V X5R 0402 | C0402C225M9PACTU | Kemet | Output capacitance | | | Refere | ence, I | REFOUT - (0. | 60-0.90V), 10 | mA | | | | | | 25 | 1 | | 1.0 μF | 10 V X5R 0402 | CC0402KRX5R6BB105 | Yageo America | Output capacitance | | | 26 | 2 | | 0.1 μF | 10 V X5R 0402 | C0402C104K8PAC | Kemet | VHALF, REFIN | | | Intern | al Refe | rences, VDIC | S, VBG, VCC | 1 | 1 | | | | | 27 | 1 | | 1.0 μF | 10 V X5R 0402 | CC0402KRX5R6BB105 | Yageo America | VDIG | | | 28 | 1 | | 1.0 μF | 10 V X5R 0402 | CC0402KRX5R6BB105 | Yageo America | VCC | | | 29 | 1 | | 0.22 μF | 10 V X5R 0402 | GRM155R61A224KE1 | Murata | VBG | | | Misce | llaneo | us | | | | | | | | 30 | 1 | | 0.1 μF | 10 V X5R 0402 | CD402C104K8PAC | Kemet | VCCI2C | | | 31 | 1 | | 1.0 μF | 10 V X5R 0402 | CC0402KRX5R6BB105 | Yageo America | VIN | | | 32 | 1 | | 100 kΩ | 1/16 W 0402 | RK73H1ETTP1003F | KOA SPEER | EN | | | 33 | 1 | | 100 kΩ | 1/16 W 0402 | RK73H1ETTP1003F | KOA SPEER | PORB | | | 34 | 1 | | 100 kΩ | 1/16 W 0402 | RK73H1ETTP1003F | KOA SPEER | STBY | | | 35 | 1 | | 100 k $\Omega$ | 1/16 W 0402 | RK73H1ETTP1003F | KOA SPEER | INTB | | #### Notes - 46. Freescale does not assume liability, endorse, or warrant components from external manufacturers are referenced in circuit drawings or tables. While Freescale offers component recommendations in this configuration, it is the customer's responsibility to validate their application. - Do not populate - 48. Critical components. For critical components, it is vital to use the manufacturer listed. ### 7.3 34VR500 Layout Guidelines #### 7.3.1 General Board Recommendations - 1. It is recommended to use an eight layer board stack-up arranged as follows: - · High current signal - GND - Signal - Power - Power - Signal - GND - · High current signal - 2. Allocate TOP and BOTTOM PCB Layers for POWER ROUTING (high current signals), copper-pour the unused area. - 3. Use internal layers sandwiched between two GND planes for the SIGNAL routing. ### 7.3.2 Component Placement It is desirable to keep all component related to the power stage as close to the PMIC as possible, specially decoupling input and output capacitors. #### 7.3.3 General Routing Requirements - 1. Some recommended things to keep in mind for manufacturability: - Via in pads require a 4.5 mil minimum annular ring. Pad must be 9.0 mils larger than the hole - · Maximum copper thickness for lines less than 5.0 mils wide is 0.6 oz copper - Minimum allowed spacing between line and hole pad is 3.5 mils - · Minimum allowed spacing between line and line is 3.0 mils - 2. Care must be taken with FBx pins traces. These signals are susceptible to noise and must be routed far away from power, clock, or high power signals, like the ones on the PVINx, SWx, and LXx pins. They could be also shielded. - 3. Shield feedback traces of the regulators and keep them as short as possible (trace them on the bottom so the ground and power planes shield these traces). - 4. Avoid coupling traces between important signal/low noise supplies (like VBG, VCC, VDIG) from any switching node (i.e. LX1, LX2, LX3, and LX4). - 5. Make sure that all components related to a specific block are referenced to the corresponding ground. #### 7.3.4 Parallel Routing Requirements - 1. I<sup>2</sup>C signal routing - CLK is the fastest signal of the system, so it must be given special care. - To avoid contamination of these delicate signals by nearby high power or high frequency signals, it is a good practice to shield them with ground planes placed on adjacent layers. Make sure the ground plane is uniform throughout the whole signal trace length. Figure 29. Recommended Shielding for Critical Signals - These signals can be placed on an outer layer of the board to reduce their capacitance with respect to the ground plane. - Care must be taken with these signals not to contaminate analog signals, as they are high frequency signals. Another good practice is to trace them perpendicularly on different layers, so there is a minimum area of proximity between signals. ### 7.3.5 Switching Regulator Layout Recommendations - 1. Per design, the switching regulators in 34VR500 are designed to operate with only one input bulk capacitor. However, it is recommended to add a high frequency filter input capacitor (CIN\_hf), to filter out any noise at the regulator input. This capacitor should be in the range of 100 nF and should be placed right next to or under the IC, closest to the IC pins. - 2. Make high-current ripple traces low-inductance (short, high W/L ratio). - 3. Make high-current traces wide or copper islands. Figure 30. Generic Buck Regulator Architecture Figure 31. Layout Example for Buck Regulators #### 7.4 Thermal Information ### 7.4.1 Rating Data The thermal rating data of the packages has been simulated with the results listed in Table 4. Junction to Ambient Thermal Resistance Nomenclature: the JEDEC specification reserves the symbol $R_{\theta JA}$ or $\theta JA$ (Theta-JA) strictly for junction-to-ambient thermal resistance on a 1s test board in natural convection environment. $R_{\theta JMA}$ or $\theta JMA$ (Theta-JMA) will be used for both junction-to-ambient on a 2s2p test board in natural convection and for junction-to-ambient with forced convection on both 1s and 2s2p test boards. It is anticipated that the generic name, Theta-JA, will continue to be commonly used. The JEDEC standards can be consulted at <a href="http://www.jedec.org.">http://www.jedec.org.</a> #### 7.4.2 Estimation of Junction Temperature An estimation of the chip junction temperature T<sub>,I</sub> can be obtained from the equation: $T_J = T_A + (R_{\theta JA} \times P_D)$ with: T<sub>A</sub> = Ambient temperature for the package in °C R<sub>0.IA</sub> = Junction to ambient thermal resistance in °C/W P<sub>D</sub> = Power dissipation in the package in W The junction to ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. Unfortunately, there are two values in common usage: the value determined on a single layer board $R_{\theta JMA}$ and the value obtained on a four layer board $R_{\theta JMA}$ . Actual application PCBs show a performance close to the simulated four layer board value although this may be somewhat degraded in case of significant power dissipated by other components placed close to the device. At a known board temperature, the junction temperature T<sub>J</sub> is estimated using the following equation $T_J = T_B + (R_{\theta JB} \times P_D)$ with T<sub>B</sub> = Board temperature at the package perimeter in °C $R_{\theta JB}$ = Junction to board thermal resistance in °C/W P<sub>D</sub> = Power dissipation in the package in W When the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. See Functional Block Requirements and Behaviors for more details on thermal management. ## 8 Packaging ## 8.1 Packaging Dimensions Package dimensions are provided in package drawings. To find the most current package outline drawing, go to <a href="https://www.freescale.com">www.freescale.com</a> and perform a keyword search for the drawing's document number. See the <a href="https://www.freescale.com">Thermal Characteristics</a> section for specific thermal characteristics for each package. **Table 97. Package Drawing Information** | Package | Suffix | Package Outline Drawing Number | |-----------------------------------------------------------|--------|--------------------------------| | 56 QFN 8x8 mm - 0.5 mm pitch.<br>WF-Type (wettable flank) | ES | 98ASA00589D | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT MHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITIORY. PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED. # MECHANICAL OUTLINE DO NOT SCALE THIS DRAWING #### NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-2009. THIS DIMENSION APPLIES TO METALIZED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30MM FROM TERMINAL TIP. $\stackrel{\textstyle \wedge}{\mathbb{A}}$ bilateral coplanarity zone applies to the exposed pad as well as the terminals. THIS DIMENSION APPLIES ONLY FOR TERMINALS. QFN, THERMALLY ENHANCED 8 X 8 X 0.85, 0.5 PITCH, 56 TERMINAL DOCUMENT NO: 98ASA00589D REV: A STANDARD: NON-JEDEC SHEET: 3 # 9 Revision History | Revision | Date | Description of Changes | | | | | |----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 1.0 | 5/2014 | Initial release | | | | | | 2.0 | 8/2014 | <ul> <li>SW2, SW3, and SW4 voltage range modification</li> <li>Table 6.1.2 added to explain how to change the start sequence.</li> <li>Table 95 added</li> <li>Added PC34VR500V2ES to the Orderable part Table 1</li> <li>Update the 98A number</li> <li>Added Bill of Materials</li> </ul> | | | | | | 3.0 | 1/2015 | <ul> <li>Updated <u>Table 1</u> (corrected a typo)</li> <li>Updated values for V<sub>SW2ACC</sub> in <u>Table 47</u></li> <li>Updated values for V<sub>SW3ACC</sub> in <u>Table 56</u></li> <li>Updated values for V<sub>SW4ACC</sub> in <u>Table 65</u></li> <li>Updated package outline (changed 98ASA00379D to 98ASA00589D)</li> <li>Added optimized value for the buck regulator external components</li> </ul> | | | | | | 4.0 | 7/2015 | <ul> <li>Added MC34VR500V3ES, MC34VR500V4ES, MC34VR500V5ES to the Orderable Part Variations Table</li> <li>Added SW1, SW2, SW3, SW4 transient load plots</li> <li>Added SW1, SW2 efficiency plots</li> <li>Updated Control Interface I2C Block Description, I2C Device ID, and I2C Operation sections</li> <li>Updated SW2 rated current to 2.0 A</li> </ul> | | | | | How to Reach Us: Home Page: freescale.com Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions. Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. SMARTMOS is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © 2015 Freescale Semiconductor, Inc. Document Number: MC34VR500 Rev. 4.0 7/2015