

# High-Current, Two-Channel, Automotive LED Controller

#### FEATURES AND BENEFITS

- AEC-Q100 qualified
- 5.3 to 40 V supply; operates down to 5.1 V, when enabled
- LED current programmed independently with two external MOSFETs
- Flexible LED dimming options
  - □ Integrated PWM dimming set by resistors
  - External PWM dimming set by microcontroller
  - □ Analog voltage control for PWM dimming
  - □ Current slew rate limit during PWM dimming
- LED current derating for elevated  $V_{IN}$
- · LED current derating for elevated junction temperature
- · Low regulation voltage for low power dissipation
- Extensive fault detection and protection
  Drain short-to-ground detection
  - $\hfill\square$  Drain short-to-VIN, open LED,  $V_{\rm IN}$  undervoltage, and thermal protection

16-pin TSSOP

(suffix LP)

with exposed thermal pad

• Parallel IC operation for higher number of strings with good matching

#### PACKAGE:



Not to scale

DESCRIPTION

The A6270-1 is a linear, programmable current controller capable of accurately regulating LED current in two strings with external MOSFETs. The LED current can be switched between high current and low current for Stop/Tail or DRL/position applications. The two LED current levels from each output are set by two sense resistors. Current reference accuracy for each string current is better than  $\pm 4\%$ .

Driving LEDs with constant current ensures safe operation with maximum possible light output. ICs can be connected in parallel in a master-slave arrangement for larger lighting applications.

Drain short-to-ground detection is provided for both external MOSFETs. The A6270-1 also offers MOSFET drain short-to-VIN and open LED fault protection. The MODE pin controls the action of the IC in case of a fault.

A temperature monitor is included to reduce the LED drive current if the chip temperature exceeds a thermal threshold.

An input voltage monitor is included to reduce LED current if  $V_{\rm IN}$  rises above 17 V. The device package is a 16-pin TSSOP (LP), with exposed pad for enhanced thermal dissipation. The package is lead (Pb) free, with 100% matte-tin leadframe plating.



**Typical Application Diagram** 

A6270-1

#### **SELECTION GUIDE**

| Part Number    | Packing*             |
|----------------|----------------------|
| A6270KLPTR-T-1 | 4000 pieces per reel |

\*Contact Allegro<sup>™</sup> for additional packing options.



**SPECIFICATIONS** 

#### **ABSOLUTE MAXIMUM RATINGS\***

| Characteristic                             | Symbol               | Notes                  | Rating                          | Unit |
|--------------------------------------------|----------------------|------------------------|---------------------------------|------|
| VIN, D1, D2 Pins                           | -                    |                        | -0.3 to 42                      | V    |
| DR Pin                                     | -                    |                        | -0.3 to V <sub>BIAS</sub> + 0.7 | V    |
| FULL Pin                                   | -                    | Through 10 kΩ resistor | -1 to 42                        | V    |
| GATE1, GATE2 Pins                          | -                    |                        | -0.3 to 10                      | V    |
| All Other Pins                             | -                    |                        | -0.3 to 7                       | V    |
| Maximum Continuous Junction<br>Temperature | T <sub>J</sub> (max) |                        | 150                             | °C   |
| Transient Junction Temperature             | T <sub>TJ</sub>      |                        | 175                             | °C   |
| Storage Temperature Range                  | T <sub>stg</sub>     |                        | –55 to 150                      | °C   |

\*With respect to GND.

#### THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information

| Characteristic                              | Symbol                | Test Conditions*                                               | Value | Unit |
|---------------------------------------------|-----------------------|----------------------------------------------------------------|-------|------|
| Package Thermal Resistance                  | B                     | On 4-layer PCB based on JEDEC standard                         | 34    | °C/W |
| (Junction to Ambient)                       | $R_{	extsf{	heta}JA}$ | On 2-layer PCB with 3.8 in. <sup>2</sup> copper area each side | 43    | °C/W |
| Package Thermal Resistance R <sub>0JP</sub> |                       |                                                                | 2     | °C/W |

\*Additional thermal information available on the Allegro website.



#### PINOUT DIAGRAM AND TERMINAL LIST TABLE





#### **Terminal List Table**

| Name    | Number | Function                                                                                                                                                                                                             |
|---------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D1      | 14     | Drain sensing for Channel 1 faults: drain short-to-VIN, and open LED or drain short-to-GND. If this channel is not used, connect the D1 pin to GND through 10 k $\Omega$ resistor.                                   |
| D2      | 9      | Drain sensing for Channel 2 faults: drain short-to-VIN, and open LED or drain short-to-GND. If this channel is not used, connect D2 pin to GND through 10 k $\Omega$ resistor.                                       |
| DR      | 2      | Connect to external DC voltage to adjust operating duty cycle in internal PWM mode only. In slave or external PWM mode, connect DR pin to VBIAS. When DR connected to VBIAS, PWM duty cycle is controlled by PWM_IN. |
| FF      | 7      | Fault flag output. Also used as fault input when MODE is connected to VBIAS.                                                                                                                                         |
| FULL    | 15     | Full (Stop) mode current select 100% duty cycle operation. While FULL pin is high the DR pin, PWM_IN pin and external PWM information is overridden.                                                                 |
| GATE1   | 13     | Gate driver for external N-channel MOSFET1.                                                                                                                                                                          |
| GATE2   | 10     | Gate driver for external N-channel MOSFET2.                                                                                                                                                                          |
| GND     | 8      | Ground. Connect separate signal and power GND planes to this pin.                                                                                                                                                    |
| MODE    | 4      | MODE pin decides the fault mode. Refer to Table 1 for details.                                                                                                                                                       |
| PAD     | -      | Exposed thermal pad. Connect to external ground pad for better thermal performance.                                                                                                                                  |
| PWM_IN  | 6      | In internal PWM mode (DR pin voltage < 3.7 V), PWM frequency is set by a resistor to GND. If DR pin connected to VBIAS, PWM frequency and duty cycle are determined by external signal.                              |
| PWM_OUT | 5      | PWM dimming frequency and duty cycle out. Leave PWM_OUT pin open if it is not used.                                                                                                                                  |
| SENSE1  | 12     | Current sense for Channel 1. Connect sense resistor to set peak current level for Channel 1.                                                                                                                         |
| SENSE2  | 11     | Current sense for Channel 2. Connect sense resistor to set peak current level for Channel 2.                                                                                                                         |
| VBIAS   | 3      | Internal bias supply. Connect to GND through a 0.1 µF capacitor.                                                                                                                                                     |
| VIN     | 16     | Input supply.                                                                                                                                                                                                        |
| VTHTH   | 1      | Voltage at this pin sets the V <sub>IN</sub> undervoltage fault detect threshold.                                                                                                                                    |





Functional Block Diagram



# ELECTRICAL CHARACTERISTICS: Valid at $V_{IN} = 7$ to 24 V, • indicates specifications across the full operating temperature range with $T_A = T_J = -40^{\circ}$ C to 125°C, other specifications are at $T_A = T_J = 25^{\circ}$ C, unless noted otherwise. Refer Figure A1 in application information section for typical application circuit.

| Characteristics                                                         | Symbol                | Test Conditions                                                                            |   | Min. | Тур. | Max.                                  | Unit |
|-------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------|---|------|------|---------------------------------------|------|
| INPUT SUPPLY                                                            |                       | ·                                                                                          |   |      |      | 1                                     |      |
| Operating Input Voltage Range                                           | V <sub>IN</sub>       |                                                                                            | • | 5.3  | _    | 40                                    | V    |
| V <sub>IN</sub> Operational Current                                     | I <sub>INQ</sub>      | FULL = V <sub>IHF</sub>                                                                    | • | _    | _    | 10                                    | mA   |
| Startup Time                                                            | t <sub>ON</sub>       | V <sub>IN</sub> > 7 V, C <sub>VBIAS</sub> = 0.1 μF, V <sub>REF</sub> = 20 mV               |   | _    | 100  | _                                     | μs   |
| CURRENT REGULATION                                                      |                       |                                                                                            |   |      | ·    | · · · · · · · · · · · · · · · · · · · |      |
|                                                                         | N                     | V <sub>IN</sub> = 12 V                                                                     | • | 192  | 200  | 208                                   | mV   |
| Reference Voltage on SENSE1 and SENSE2                                  | V <sub>REF</sub>      | V <sub>IN</sub> = 12 V, T <sub>J</sub> = 125°C                                             |   | 194  | 200  | 206                                   | mV   |
| Maximum V <sub>IN</sub> Derating for Reference Voltage                  | V <sub>REF1</sub>     | V <sub>IN</sub> ≥ 24 V                                                                     |   | -    | 50   | -                                     | %    |
| Matching Between SENSE1 and SENSE2<br>Reference <sup>1</sup>            | ErrV <sub>REF</sub>   | No V <sub>IN</sub> derating                                                                |   | -    | -    | 2                                     | %    |
| VBIAS Pin Voltage                                                       | V <sub>VBIAS</sub>    | I <sub>VBIAS</sub> = 0 to 3 mA                                                             | • | 5.15 | 5.3  | 5.45                                  | V    |
| VBIAS Undervoltage Release                                              | V <sub>VBIASUV</sub>  | V <sub>IN</sub> rising                                                                     |   | -    | 4.5  | -                                     | V    |
| VBIAS Undervoltage Lockout Hysteresis                                   | V <sub>VBIASHYS</sub> | IC disabled                                                                                |   | -    | 0.2  | -                                     | V    |
| GATE DRIVER                                                             | -`                    | ·                                                                                          |   |      |      |                                       |      |
| GATE1 and GATE2 High-Level Output                                       | V <sub>GATEH</sub>    | $V_{IN}$ = 12 V, PWM_IN = high,<br>$V_{REF}$ = 150 mV, DR = VBIAS                          |   | 6    | _    | 9                                     | V    |
| GATE1 and GATE2 Low-Level Output                                        | V <sub>GATEL</sub>    | V <sub>GATEL</sub> PWM_IN = Iow                                                            |   | _    | _    | 0.7                                   | V    |
| GATE Driver Dropout V <sub>GA</sub>                                     |                       | $V_{IN}$ = 7 V, $V_{REF}$ = 150 mV, measured as $(V_{IN} - V_{GATE})$                      |   | -    | _    | 1                                     | V    |
| Gate Pull-Up Current                                                    | I <sub>GPU</sub>      | V <sub>SENSE</sub> = 180 mV, V <sub>GATE</sub> = 0 V, V <sub>IN</sub> = 7 V                |   | _    | -360 | -                                     | μA   |
| Gate Pull-Down Current                                                  | I <sub>GPD</sub>      | V <sub>SENSE</sub> = 220 mV, V <sub>GATE</sub> = 7 V, V <sub>IN</sub> = 7 V                |   | _    | 360  | -                                     | μA   |
| External FET Gate Capacitance Range                                     | C <sub>GISS</sub>     | For stable operation                                                                       |   | 250  | _    | 2000                                  | pF   |
| Propagation Delay                                                       | t <sub>pd</sub>       | Delay from PWM_IN to PWM_OUT pin,<br>DR connected to VBIAS                                 |   | -    | 2    | -                                     | μs   |
| PWM Dimming Frequency                                                   | f <sub>PWM</sub>      | External R <sub>FPWM</sub> = 30.9 kΩ, across PWM_IN to GND                                 | • | 180  | 200  | 220                                   | Hz   |
|                                                                         | D <sub>PWM5</sub>     | $V_{DR}$ driven by resistor divider from VBIAS, $V_{VBIAS}/V_{DR}$ = 29.7, PWM = 200 Hz    |   | 4.5  | 5    | 5.5                                   | %    |
| PWM Duty Cycle                                                          | D <sub>PWM90</sub>    | $V_{DR}$ driven by resistor divider from VBIAS,<br>$V_{VBIAS}/V_{DR}$ = 1.63, PWM = 200 Hz |   | 88   | 90   | 92                                    | %    |
| Current Slew Time                                                       | t <sub>SR</sub>       | Rising or falling between 20% and 90% levels, for internal reference ramp                  |   | 43   | 70   | 97                                    | μs   |
| Rise Time to Fall Time Matching <sup>2</sup>                            | t <sub>SRM</sub>      | Rising or falling between 20% and 90% levels, for internal reference ramp                  |   | -    | 20   | -                                     | μs   |
| Rise Time and Fall Time Mismatch Between<br>Two Strings <sup>3, 4</sup> | t <sub>SRMS</sub>     | Rise and fall time mismatch between 20% and 90% levels in two strings                      |   | _    | _    | 2                                     | %    |

Continued on the next page ...



### ELECTRICAL CHARACTERISTICS (continued): Valid at V<sub>IN</sub> = 7 to 24 V, • indicates specifications across the full operating temperature range with $T_A = T_J = -40$ °C to 125°C, other specifications are at $T_A = T_J = 25$ °C, unless noted otherwise. Refer Figure A1 in application information section for typical application circuit.

| Characteristics                                                                                    | Symbol                                                                                             | Test Conditions                                                     |   | Min. | Тур.                    | Max. | Unit |
|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|---|------|-------------------------|------|------|
| LOGIC PINS                                                                                         |                                                                                                    |                                                                     |   |      |                         |      |      |
| MODE, PWM_IN Pins Input Low Voltage                                                                | V <sub>IL</sub> Below V <sub>IL</sub> level, input voltage considered as logic LOW                 |                                                                     | • | _    | _                       | 0.8  | V    |
| MODE, PWM_IN Pins Input High Voltage                                                               | V <sub>IH</sub>                                                                                    | Above V <sub>IH</sub> level, input voltage considered as logic HIGH | • | 2    | _                       | -    | V    |
| FF, PWM_OUT Pins Output Low Voltage                                                                | V <sub>OL</sub>                                                                                    | I <sub>OL</sub> = 1 mA                                              | • | _    | -                       | 0.4  | V    |
| PWM_OUT Pin Output High Voltage                                                                    | V <sub>OH</sub>                                                                                    | I <sub>OH</sub> = -1 mA                                             | • | 4    | -                       | -    | V    |
| FULL Pin Input Low Voltage                                                                         | Input Low Voltage V <sub>ILF</sub> Below V <sub>ILF</sub> level, input v<br>will disable FULL mode |                                                                     |   |      | _                       | 1.15 | V    |
| FULL Pin Input High Voltage                                                                        | V <sub>IHF</sub> Above V <sub>IHF</sub> level, input voltage on FULL pin will enable FULL mode     |                                                                     |   | 1.06 | _                       | 1.44 | V    |
| MODE Pin Pull-Down Current                                                                         | l <sub>lkg</sub>                                                                                   | MODE connected to VBIAS                                             |   | -    | 10                      | -    | μA   |
| PROTECTION                                                                                         |                                                                                                    |                                                                     |   |      |                         |      |      |
| Input Voltage Required to Derate $\mathrm{V}_{\mathrm{REF}}$ by 10%                                | V <sub>INth(L)</sub>                                                                               |                                                                     |   | 16.7 | 17.7                    | 18.7 | V    |
| $V_{\text{IN}}$ Derating Range $(V_{\text{INth}(\text{H})} \text{ to } V_{\text{INth}(\text{L})})$ | V <sub>INthd</sub>                                                                                 | $V_{REF}$ drops from 180 mV to 120 mV                               |   | -    | 2.16                    | -    | V    |
| VIN to Drain Short Detect Voltage                                                                  | V <sub>SCV</sub>                                                                                   | Measured as $V_{IN} - V_{Dx}$ , GATEx = high                        | • | 0.5  | 0.8                     | 1.1  | V    |
| Open LED Fault Detect Voltage                                                                      | V <sub>OLED</sub>                                                                                  | Measured at Dx, GATEx = low                                         | • | 0.19 | 0.24                    | 0.29 | V    |
| Input Voltage Undervoltage Fault Detect Level, $V_{\mbox{\scriptsize IN}}$ Rising                  | V <sub>INUV</sub>                                                                                  | V <sub>THTH</sub> = 1.75 V                                          |   | -    | 7                       | -    | V    |
| Input Voltage Undervoltage Hysteresis                                                              | V <sub>INUVhys</sub>                                                                               |                                                                     |   | -    | 262                     | -    | mV   |
|                                                                                                    |                                                                                                    | $T_J$ with I <sub>SENSEx</sub> , V <sub>REF</sub> = 180 mV          |   | -    | T <sub>JF</sub> –<br>21 | -    | °C   |
| Thermal Monitor Low-Current Temperature <sup>4</sup>                                               | T <sub>JL</sub>                                                                                    | $T_J$ with $I_{SENSEx}$ , $V_{REF}$ = 70 mV                         |   | _    | T <sub>JF</sub> – 7     | -    | °C   |
| Overtemperature Shutdown <sup>4</sup>                                                              | T <sub>JF</sub>                                                                                    | Temperature increasing                                              |   | -    | 170                     | -    | °C   |
| Overtemperature Hysteresis <sup>4</sup>                                                            | T <sub>Jhys</sub>                                                                                  | Recovery = T <sub>JF</sub> – T <sub>Jhys</sub>                      |   | -    | 30                      | -    | °C   |

<sup>1</sup> Reference matching is defined as: (V<sub>SENSE1</sub> - V<sub>SENSE2</sub>) / V<sub>SENSE(AVG)</sub>. Where V<sub>SENSE(AVG)</sub> is the average of V<sub>SENSE1</sub> and V<sub>SENSE2</sub> <sup>2</sup> Rise Time to Fall Time Matching is defined as the maximum difference between the rise time and the fall time of the same string.

<sup>3</sup> Rise Time to Fall Time Mismatch Between Two Strings is defined as the maximum ratio of the difference between either the rise time or the fall time to the average of the rise time or fall times between two strings.

<sup>4</sup> Ensured by design and characterization.



#### FUNCTIONAL DESCRIPTION

#### **Protection Functions**

Various short-circuit faults handled by A6270-1 are shown in Figure 1.



**Figure 1: Short-Circuit Protection** 

For the fault description below, it is assumed (for a simpler explanation) that the fault is applied on D2 string, and D1 is assumed to be a healthy string. The IC will respond similarly, in case of a fault on D1.

#### DRAIN SHORT TO VIN (Figure 1a, Figure 2a, and Figure 2b)

This fault is detected when  $(V_{IN} - V_{D2}) < 0.8$  V and both GATEs are asserted high and after completion of reference ramp. When detected, the FF flag remains low, independent of GATE status. Once the fault is detected, GATE2 is pulled high and GATE1 is

pulled low. This keeps MOSFET2 on to detect removal of the fault for autorecovery. When the fault is removed,  $(V_{IN} - V_{D2}) > 0.8$  V and the IC returns to normal operation. As GATE2 remains continuously high, Q2 will dissipate significant power. Current through Q2 is regulated to set level.

When MODE = VBIAS, GATE2 remains high with 100% duty cycle, irrespective of FULL or TAIL mode. GATE1, PWM\_OUT and FF are pulled low once the fault is detected but not latched. The IC returns to normal operation (FF = HIGH, PWM\_OUT and GATE1 active) when the fault removed. As the drain is shorted to VIN, current through LED2 string is zero and GATE1 is pulled low to keep LED1 current low. ICs connected in parallel turn off as FF and PWM\_OUT are pulled low.

When MODE = LOW, both gates switch at 100% duty cycle (FULL mode) or desired PWM duty cycle (TAIL mode). PWM\_OUT operates normally. Only the FF pin is pulled low continuously. The IC returns to normal operation (FF = HIGH) when the fault removed and GATE2 is asserted high. In this mode, the IC will operate normally, except FF pin is pulled low. The current in LED1 string and the current in slave-connected ICs will be normal. The current in LED2 string is zero as D2 is shorted to VIN. The FF pin does not affect operation of slave-connected ICs.

The symmetrical action applies if the fault is in string 1, i.e. (V<sub>IN</sub> - V<sub>D1</sub>) < 0.8 V.



Figure 2a: Drain Short to VIN Fault on D2 with MODE = HIGH and PWM Dimming C2-C3 200 mV/div and C4, M1-M4 5 V/div. Time 5 ms/div.





Figure 2b: Drain Short to VIN Fault on D2 with MODE = LOW and PWM Dimming C2-C3 200 mV/div and C4, M1-M4 5 V/div. Time 5 ms/div.

OPEN LED (Figure 3, Figure 4a, and Figure 4b)

This fault is detected when  $V_{D2} < 0.24$  V.

When MODE = VBIAS, GATE2 remains on with 100% duty cycle, irrespective of FULL or TAIL mode. GATE1, PWM\_OUT and FF are pulled low once the fault is detected, but they are not latched. The IC pulls faulty GATE2 high. This keeps MOSFET2 on to detect removal of the fault for autorecovery. When the fault is removed,  $V_{D2} > 0.24$  V and the IC returns to normal operation. (FF = HIGH, PWM\_OUT, and both GATEs return to normal operation).

As the LED2 string is opened, current through LED2 string is zero and GATE1 is pulled low to keep LED1 current off. Slaveconnected ICs turn off LED string current as FF is pulled low.

When MODE = LOW, both gates run at 100% duty cycle (FULL mode) or desired PWM duty cycle (TAIL mode). PWM\_OUT operates normally. Only the FF pin is pulled low as long as  $V_{D2} < 0.24$  V. In FULL mode,  $V_{D2}$  will always be lower than 0.24 V and the FF pin goes low. In TAIL mode,  $V_{D2}$  changes based on PWM state. During PWM on,  $V_{D2} < 0.24$  V and FF goes low, whereas during PWM off period,  $V_{D2}$  is pulled high and FF goes high. The IC returns to normal operation (FF = HIGH) when the

fault is removed. During this fault, the IC will operate normally, except the FF pin is pulled low. Current in LED1 and in slaveconnected ICs will be normal. Current in LED2 string is zero as LED2 string is open. FF pin does not affect operation of parallel connected ICs.

The symmetrical action applies if the fault is in string 1, i.e.  $V_{\rm D1}$  < 0.24 V.



Figure 3: LED Open Protection





Figure 4b: Open LED Fault on D2 with MODE = LOW and PWM Dimming C2-C3 200 mV/div and C4, M1-M4 5 V/div. Time 5 ms/div.

DRAIN SHORT TO GND (Figure 1b, Figure 5, and Figure 6)

This fault is detected when  $V_{Dx} < 0.24$  V (same as open LED fault).

When MODE = VBIAS, GATE2 remains on with 100% duty cycle, irrespective of FULL or TAIL mode. GATE1, PWM\_OUT and FF are pulled low once the fault is detected, but they are not latched. The IC pulls faulty GATE2 high. This keeps MOSFET2 on to detect removal of the fault for autorecovery. When the fault

is removed,  $V_{D2} > 0.24$  V and the IC returns to normal operation (FF = HIGH, PWM\_OUT and both GATEs return to normal operation).

As the LED2 string is shorted to GND, a large current will flow through the LED2 string. GATE1 is pulled low to keep LED1 current off. Slave-connected ICs turn LED string current off as FF is pulled low.



When MODE = LOW, both gates run at 100% duty cycle (FULL mode) or desired PWM duty cycle (TAIL mode). PWM\_OUT operates normally. Only the FF pin is pulled low as long as  $V_{D2} < 0.24$  V. The IC returns to normal operation (FF = HIGH) when the fault is removed. During this fault, the IC will operate normally except the FF pin is pulled low. The current in LED1 and in slave-connected ICs will be normal. As the LED2 string is

shorted to GND, a large current will flow through LED2 string. The FF pin does not affect operation of slave-connected ICs.

The symmetrical action applies if the fault is in string 1, i.e.  $V_{\rm D1}$  < 0.24 V.



Figure 5: Drain Short to GND Fault on D2 with MODE = HIGH and PWM Dimming. C2-C3 200 mV/div and C4, M1-M4 5 V/div. Time 5 ms/div.



Figure 6: Drain Short to GND Fault on D2 with MODE = LOW and PWM Dimming. C2-C3 200 mV/div and C4, M1-M4 5 V/div. Time 5 ms/div.



#### SINGLE LED SHORT (Figure 1C)

In the case where a few LEDs are shorted, the IC continues to work normally.

#### INPUT UNDERVOLTAGE FAULT

Input undervoltage fault is detected when input voltage  $V_{IN}$  is below  $V_{INUV}$  as defined by voltage on the VTHTH pin. When the fault is detected, the FF pin is pulled low. If MODE = LOW, the IC works normally, and for MODE = HI, both channels are turned off and auto-restart when  $V_{IN}$  rises above  $V_{INUV}$ . Maximum voltage on  $V_{THTH}$  pin can be 3.6 V, which limits  $V_{INUV}$ level to 14.4 V.

V<sub>INUV</sub> level is set as:

| $V_{\rm INI IV} = 4 \times V_{\rm THTH}$ | $V_{INUV} = 4 \times V_{THTH}$ |  |
|------------------------------------------|--------------------------------|--|
|------------------------------------------|--------------------------------|--|

 $V_{INUVhys} = 0.15 \times V_{THTH}$ 



Figure 7: V<sub>THTH</sub> Voltage versus Input Undervoltage Fault Threshold V<sub>INUV</sub>

#### INPUT OVERVOLTAGE DERATING

This feature takes effect at higher  $V_{IN}$  levels, limiting power dissipation in the external MOSFETs. At higher input voltages, output current drops corresponding with increasing  $V_{IN}$ . Output current is controlled with peak current (see Figure 8). The  $V_{IN}$  derating threshold is fixed internally. The reference voltage drops to 90% at the  $V_{INth(L)} = 17.7$  V level and to 60% at  $V_{INth(H)} = 19.9$  V level. Reference level drops to 50% and stays at this level for higher input voltages.

#### THERMAL DERATING AND PROTECTION SHUTDOWN

This feature takes effect at higher temperatures, limiting power dissipation in the external MOSFETs. At higher temperatures, the reference voltage drops with increasing  $T_J$ , as shown in Figure 9. Thermal shutdown (TSD) completely disables the outputs under extreme overtemperature (>170°C) conditions, and FF goes low. The IC restarts when the temperature drops by 30°C.



(1)

(2)

#### Internal Dimming Frequency and Duty Cycle

Dimming frequency can be set using the PWM\_IN pin. This PWM frequency can be set in the range from 200 Hz to 1 kHz, either by using an external resistor, or by using an external clock signal, on the PWM\_IN pin. The equation for frequency setting with the PWM\_IN pin resistor is as follows:

$$f_{PWM} = 5400 / R_{FPWM} + 25 \tag{3}$$

where  $f_{PWM}$  is in Hz and  $R_{FPWM}$  is in k $\Omega$ . For example, with a 30.9 k $\Omega$  resistor,  $f_{PWM} = 200$  Hz.

When frequency is set through an external resistor (for internal PWM), the voltage on the DR pin determines the operating duty cycle. For better accuracy, derive this voltage from VBIAS using a voltage divider. The PWM duty cycle depends on ratio of the DR and VBIAS pin voltages. The IC works with 100% duty cycle in Stop mode (FULL = HIGH). In Tail mode, the duty cycle can be programmed by controlling the analog voltage on the DR pin. The duty cycle can be changed from 5% to 90% (see Figure 10), as:

$$PWM(\%) = 148 \times V_{DR}/V_{VBIAS} \tag{4}$$

where V<sub>DR</sub> and V<sub>VBIAS</sub> are in volts.

If the DR pin is connected to VBIAS, an external clock pulse on the PWM\_IN pin controls dimming frequency and duty cycle.

For master-slave operation, connect the PWM\_OUT pin of the master IC to the PWM IN pin of the slave ICs.

The PWM\_OUT signal is identical to the internal gate state. The slave will operate with same PWM frequency and duty cycle as the master.

#### LED CURRENT SETTING

LED peak current (100%) level can be set independently for each channel by selecting a proper resistor value from the SENSEx pin to GND, as follows:

$$LED \ Peak \ Current = 200 \ / \ R_{SENSE} \tag{5}$$

where LED peak current is in mA and  $R_{SENSE}$  is in  $\Omega$ .



Figure 8: Output Current Foldback Based on V<sub>IN</sub> V<sub>REF</sub> drops to the 90% level when V<sub>IN</sub> exceeds V<sub>INth(L)</sub>, which is 17.7 V



Figure 9: Output Current Foldback Based on Rising T

Output current changed by DC current control; when temperature exceeds 170°C (typ) the gates turn off due to TSD function, and turns on again at 140°C (30°C (typ) hysteresis)





 $V_{DR}$  can be varied from 0 to 3.6 V.



#### Table 1: Fault Operation and Derating

|                                 |                     |                | MODE = VBIAS                                                                                                                                                                                                                                                                                                       |                                                                                           | MODE = Low                                                                                                                                                                                |  |
|---------------------------------|---------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                 | FF                  | PWM_OUT        | Operation                                                                                                                                                                                                                                                                                                          | PWM_OUT                                                                                   | Operation                                                                                                                                                                                 |  |
| Drain Shorted<br>to VIN         | Low                 | Low            | Detected when $(V_{IN} - V_{Dx}) < 0.8$ V. The faulty string remains<br>on with 100% duty cycle irrespective of FULL or TAIL mode.<br>Other string, PWM_OUT, and FF pulled low once fault<br>detected but not latched. Faulty MOSFET drop full VIN<br>voltage. IC recovers to normal operation when fault removed. | Normal                                                                                    | Detected when $(V_{IN} - V_{Dx}) < 0.8$ V. IC operates normally<br>except FF pin pulled low. Faulty MOSFET drop full VIN<br>voltage when enabled.<br>FF pin goes high when fault removed. |  |
|                                 | The fault i status. | s detected whe | en both GATEs are asserted high and after completion of referen                                                                                                                                                                                                                                                    | ce ramp. When                                                                             | detected, the fault remains active independent of GATE                                                                                                                                    |  |
| Open LED                        | Low                 | Low            | with 100% duty cycle irrespective of FULL or TAIL mode.                                                                                                                                                                                                                                                            |                                                                                           | Detected when $V_{Dx} < 0.24$ V. IC operates normally except FF pin pulled low.<br>FF pin goes high when fault removed.                                                                   |  |
| Drain Shorted<br>to GND         | Low                 | Low            | Detected when $V_{Dx} < 0.24$ V. The faulty string remains on with 100% duty cycle irrespective of FULL or TAIL mode. Other GATEx is turned off. IC recovers to normal operation when fault removed. LEDs in faulty string may damage due to excessive LED current.                                                |                                                                                           | Detected when $V_{Dx} < 0.24$ V. IC operates normally except FF pin pulled low. LEDs in faulty string may damage due to excessive LED current.<br>FF pin goes high when fault removed.    |  |
| Thermal<br>Derating             | Normal              | Normal         | LED current derates based on junction temperature.                                                                                                                                                                                                                                                                 | Same operation as MODE = VBIAS                                                            |                                                                                                                                                                                           |  |
| V <sub>IN</sub> Derating        | Normal              | Normal         | LED current derates based on supply voltage.                                                                                                                                                                                                                                                                       |                                                                                           | Same operation as MODE = VBIAS                                                                                                                                                            |  |
| TSD                             | Low                 | Low            | LEDs turn off when $T_J$ exceeds 170°C and autorecover when $T_J$ drops below 140°C.                                                                                                                                                                                                                               | Normal                                                                                    | LEDs turn off when T <sub>J</sub> exceeds 170°C but PWM_OUT is normal. Autorecover when T <sub>J</sub> drops below 140°C.                                                                 |  |
| V <sub>IN</sub><br>Undervoltage | Low                 | Low            | LEDs turn off when V_{IN} < V_{INUV} - V_{INUVhys} and auto-restart when V_{IN} rises above V_{INUV}.                                                                                                                                                                                                              | Ds turn off when V <sub>IN</sub> < V <sub>INUV</sub> – V <sub>INUV</sub> and auto-restart |                                                                                                                                                                                           |  |

#### Table 2: Simplified Fault Table

| Description                       | Detection                                                                           | Detection | Detection | FULL      |                     | MODE    | = HIGH |           |                     | MODE    | = LOW |  |
|-----------------------------------|-------------------------------------------------------------------------------------|-----------|-----------|-----------|---------------------|---------|--------|-----------|---------------------|---------|-------|--|
| Description                       | Condition                                                                           |           | FF        | GAFFECTED | G <sub>NORMAL</sub> | PWM_OUT | FF     | GAFFECTED | G <sub>NORMAL</sub> | PWM_OUT |       |  |
|                                   | $V_{IN} - V_{Dx}$                                                                   | HIGH      | LOW       | HIGH      | LOW                 | LOW     | LOW    | HIGH      | HIGH                | HIGH    |       |  |
| Drain Shorted to VIN <sup>1</sup> | < typ 0.8 V<br>min = 0.5 V<br>max = 1.1 V                                           | LOW       | LOW       | HIGH      | LOW                 | LOW     | LOW    | PWM       | PWM                 | PWM     |       |  |
| Open LED fault min =              | V <sub>Dx</sub> < typ 0.24 V                                                        | HIGH      | LOW       | HIGH      | LOW                 | LOW     | LOW    | HIGH      | HIGH                | HIGH    |       |  |
|                                   | min = 0.19 V<br>max = 0.29 V                                                        | LOW       | LOW       | HIGH      | LOW                 | LOW     | PWM    | PWM       | PWM                 | PWM     |       |  |
|                                   | rain Shorted to GND<br>W <sub>Dx</sub> < typ 0.24 V<br>min = 0.19 V<br>max = 0.29 V | HIGH      | LOW       | HIGH      | LOW                 | LOW     | LOW    | HIGH      | HIGH                | HIGH    |       |  |
| Drain Shorted to GND              |                                                                                     | LOW       | LOW       | HIGH      | LOW                 | LOW     | LOW    | PWM       | PWM                 | PWM     |       |  |
| V <sub>IN</sub> Undervoltage      | V <sub>IN</sub> <<br>(4 × V <sub>THTH</sub> – 0.15<br>× V <sub>THTH</sub> )         | x         | LOW       | LOW       | LOW                 | LOW     | LOW    | Normal    | Normal              | Normal  |       |  |
| Thermal Shutdown                  | T <sub>J</sub> > 170°C                                                              | Х         | LOW       | LOW       | LOW                 | LOW     | LOW    | LOW       | LOW                 | Normal  |       |  |

X = Don't Care

<sup>1</sup> Detected after completion of ramp time.



5.1 5.08

5.06

5.04

5.04 5.02 (%) 5.03 5 4.98 4.96

4.96 4.94

4.92 4.9

-50

-25

0





25

Figure 14: Temperature vs. Duty Cycle

 $(V_{VBIAS}/V_{DR} = 29.7)$ 

75

100

50

Tj degC



Figure 13: Temperature vs.  $f_{PWM}$  ( $R_{FPWM}$  = 30.9 k $\Omega$ )



Figure 11: GATE Voltage vs. VIN



# A6270-1

High-Current, Two-Channel, Automotive LED Controller



Figure 15: Rise Time and Fall Time During PWM Dimming. I<sub>OUT</sub> (Total LED Current) (200 mA/div), PWM\_IN and V<sub>GATE</sub> (2 V/div), Time (20 μs/div)



Figure 16: Reference Matching During PWM Dimming

V<sub>REF1</sub>, V<sub>REF2</sub> (50 mV/div), I<sub>OUT</sub> (Total LED Current)(200 mA/div), V<sub>REF1</sub>-V<sub>REF2</sub> (2 mV/div), Time (100 μs/div).



#### **Modes of Operation**

The IC can operate in one of the following modes:

- A. Single IC, internal PWM mode
- B. Single IC, external PWM mode
- C. Multiple ICs, master-slave arrangement
- D. Multiple ICs, in parallel mode

These are each described in the remainder of this section.

#### A. SINGLE IC, INTERNAL PWM MODE

In TAIL mode, the IC generates its PWM frequency based on a resistor connected from the PWM\_IN pin to GND, and the duty cycle is controlled by voltage at the DR pin (which can be generated by a resistor divider, or driven by an external DC signal). In Full (Stop) mode, the duty cycle is always 100%. Overtemperature or input overvoltage conditions derate LED current by controlling peak current in both Stop and Tail modes.



Typical Application Circuit A1: Single IC Operation with Internal Reference to DR and MODE Pulled High.



Typical Application Circuit A2: Single IC Operation with Internal Reference to DR and MODE Shorted to GND.





#### Typical Application Circuit A3a: Single IC Operation with External Analog Reference to DR and MODE Pulled High

External DC voltage can be applied on DR pin to control PWM dimming. Voltage on DR pin should be  $0 < V_{DR} < 3.6$  V for duty cycle control. Voltage on DR pin must be lower than  $V_{VBIAS}$  under all conditions. Optional R2 – D9 clamp used to ensure DR pin voltage limited to  $V_{VBIAS}$ .



#### Typical Application Circuit A3b: Using DAC to Microcontroller to Control PWM Duty Cycle



#### **B. SINGLE IC, EXTERNAL PWM MODE**

When the DR pin is connected to VBIAS, in Tail mode, the IC disables internal PWM generation and replicates the frequency and duty cycle of the signal at the PWM\_IN pin onto GATEx. In

Full mode, the duty cycle is always 100%. Overtemperature or input overvoltage conditions derate LED current by controlling peak current in both Stop and Tail modes. Voltage on the VTHTH pin sets the  $V_{\rm IN}$  undervoltage fault detect threshold.



Typical Application Circuit B1: Single IC Operation with External PWM to PWM\_IN Pin and MODE Pulled High. For the above configuration, DR pin voltage is always connected to the VBIAS pin.



#### C. MULTIPLE IC, MASTER-SLAVE ARRANGEMENT

The master IC is configured as a single IC in Internal PWM mode. In TAIL mode, a resistor on the PWM\_IN pin determines the PWM frequency, and the duty cycle is controlled by voltage on the DR pin. In Full mode, duty cycle is always 100%. Overtemperature or input overvoltage conditions derate LED current by controlling peak current in both Stop and Tail modes. Voltage on the VTHTH pin sets the  $V_{IN}$  undervoltage fault detect threshold.

Operating PWM frequency and duty cycle output is provided on the PWM\_OUT pin. Connect this pin to the PWM\_IN pin of the slave ICs.

Each slave IC is configured in Single IC, External PWM mode.

Master and slaves derate LED current independently, based on VIN pin voltage and junction temperature of the respective IC. Refer to Table 1 for operation under various faults.



Typical Application Circuit C1: Master-Slave Operation with Internal Reference to DR on Master and MODE Pulled High



A6270-1

#### D. MULTIPLE ICS, IN PARALLEL MODE

All the ICs are configured for external PWM mode. PWM input from the MCU controls frequency and duty cycle in Tail mode. In Stop mode, duty cycle is always 100%.

Each IC derates LED current independently, based on VIN pin voltage and junction temperature of the respective IC.



Typical Application Circuit D1: Parallel Operation with External PWM and MODE Pulled High





Typical Application Circuit E1: Single LED String Driven by a MOSFET (MODE = HIGH). Connect unused Dx pin to GND through 10 kΩ resistor. Keep unused GATEx and SENSEx pins open.



Typical Application Circuit F1: Single LED String Driven by Two MOSFETs for Higher Current Applications (MODE = HIGH).

Drains of Q1 and Q2 can be connected together for driving single high current LED string. To avoid interaction of fault sensing on D1 and D2, connect one of Dx pin to GND through 10 kΩ resistor.





Typical Application Circuit G1: Application Circuit for driving LEDs always with 100% duty cycle



#### PACKAGE OUTLINE DRAWING



Figure 17: Package LP, 16-Pin TSSOP with Exposed Thermal Pad



## High-Current, Two-Channel, Automotive LED Controller

#### **Revision History**

| Number | Date               | Description                                                       |
|--------|--------------------|-------------------------------------------------------------------|
| -      | September 24, 2015 | Initial Release                                                   |
| 1      | April 28, 2016     | Updated Functional Description and added Simplified Fault Table   |
| 2      | May 31, 2016       | Updated Functional Description (page 10)                          |
| 3      | August 22, 2016    | Updated Simplified Fault Table and Typical Application Circuit G1 |
| 4      | March 12, 2019     | Minor editorial updates                                           |
| 5      | March 18, 2020     | Minor editorial updates                                           |

Copyright 2020, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

www.allegromicro.com

