## Automotive engine management control IC for small engines #### **Features** - AEC-Q100 qualified - Supply voltage from 6 V to 18 V - Basic functionality guaranteed down to 3.9 V - 5 V regulator up to 300 mA with thermal shutdown protection in current limitation condition - 5 V tracking regulator up to 40 mA and short to battery protection - 5 V standby regulator up to 2.5 mA - · 2 channels injectors drivers - Parallel and serial driving - Output internally clamped to 60 V - Minimum overcurrent at 2.8 A - Ron 0.6 Ω worst case (at $T_i$ = 150 °C) - 3 relay drivers - 2 with parallel and serial driving, 1 with serial driving - Output internally clamped to 45 V - Minimum guaranteed output current 1 A - Ron 1.5 Ω worst case (at $T_i$ = 150 °C) - Tachometer driver - Parallel and serial driving - Minimum guaranteed output current 25 mA - Ron 5 Ω worst case (at $T_i$ = 150 °C) - Current limited low side driver (LSD) - Serial driving - Output internally clamped to 45 V - Minimum guaranteed output current 1 A (2 A during in-rush) - Ron 1.5 Ω worst case (at $T_i$ = 150 °C) - · Stepper motor driver - Parallel driving - Minimum guaranteed output current 500 mA full step - Ron 2.6 Ω worst case on the diagonal (at $T_i$ = 150 °C) - · O2 sensor heater - Parallel and serial driving - Output internally clamped to 45 V - Minimum guaranteed output current 3 A - Ron 0.5 Ω worst case (at $T_i$ = 150 °C) - Protected high side driver - 100 mA min. current limitation threshold # Product status link L9177A | Product summary | | | | | | |-----------------|--------------------------------------------------------------|---------------|--|--|--| | Order code | Package | Packing | | | | | L9177ATR | TQFP64<br>(10x10 mm),<br>exposed pad<br>down<br>(7.5x7.5 mm) | Tape and reel | | | | Full diagnosis by SPI Injector driver: OL, STG, OC Relay and current limited LSD drivers: OL, STG, OC O2 sensor heater: OL, STG, OC Tachometer: OL, STG, OC Stepper motor driver: OL, STG, STB, OCgeneral diagnostic: over-temperature Protection for STB, STG (for stepper motor drivers and tracking regulator) · Self configuring variable reluctance sensor interface K-line transceiver Microcontroller reset logic Small Factor form package TQFP64 10 x 10 mm exposed pad down ## **Description** L9177A is a device realized in ST BCD proprietary technology, able to provide the full set of power supplies and signal preprocessing peripherals needed to control a 2 Cylinder internal combustion Engine for Low End Application (e.g. small motorcycle, K-car, nautical engines, etc.). L9177A integrates a 5 V 300 mA main voltage regulator, a 5 V 40 mA tracking regulator for sensor supply and a 2.5 mA 5 V standby regulator. The two channels injector drivers, the O2 sensor heater and two relay drivers can be controlled both with parallel input and with SPI interface. One additional relay driver and the current limited low side driver are controlled by SPI. The stepper motor driver is designed for a double winding coil motor, used for engine idle speed control. Low side drivers implement SR control to minimize emission. A protected 50 mA high side driver is provided. A Variable Reluctance Sensor interface allows the connection to a commercial magnetic pick-up, allowing the indirect measurement of internal combustion engine crank angle. A K-line (standard ISO-9141 compatible) is provided as data communication interface. All functionalities are fully protected and provide complete diagnostics via a 24-bit SPI interface. An overall protection against over temperature is provided as well. The device is available in TQFP64 10x10 mm package with exposed pad for power dissipation optimization. DS12175 - Rev 5 page 2/55 # 1 Block diagram and pin description ## 1.1 Block diagram Figure 1. Block diagram GAPGPS00585 DS12175 - Rev 5 page 3/55 ## 1.2 Pin description Figure 2. Pin connection (top view) GAPG0403151617PS **Table 1. Pin function** | Pin# | Pin name | Description | I/O type | Class | |------|----------|---------------------------------------------------|----------|--------| | 1 | DIR | Logic input to set stepper motor direction | I | SIGNAL | | 2 | NC | Not connected | - | - | | 3 | VDD_TRK | Tracking voltage regulator output | 0 | PWR | | 4 | REXT | External resistor for precision current reference | I | SIGNAL | | 5 | HS_OUT | High side switch output | 0 | PWR | | 6 | VRIN+ | VRS positive differential input | I | SIGNAL | | 7 | VRIN- | VRS negative differential input | I | SIGNAL | | 8 | VROUT | VRS output | 0 | SIGNAL | | 9 | O2H | O2 sensor heater output | 0 | PWR | | 10 | TACH | Tachometer driver output | 0 | PWR | | 11 | ILS_TACH | Tachometer driver input | I | SIGNAL | | 12 | GND_O2H | O2 sensor heater ground | GND | PWR | | 13 | NC | Not connected | - | - | | 14 | INO2H | O2 sensor heater input | I | SIGNAL | DS12175 - Rev 5 page 4/55 | Pin# | Pin name | Description | I/O type | Class | |------|----------|----------------------------------------|----------|--------| | 15 | RESET | Reset signal to the micro | 0 | SIGNAL | | 16 | IN_REL2 | Relay 2 parallel control input | I | SIGNAL | | 17 | IN_REL1 | Relay 1 parallel control input | l | SIGNAL | | 18 | NC | Not connected | - | - | | 19 | NC | Not connected | - | - | | 20 | REL2 | Relay 2 driver output | 0 | PWR | | 21 | GND_P_1 | Power ground relay 1-2 | 0 | PWR | | 22 | NC | Not connected | - | - | | 23 | REL1 | Relay 1 driver output | 0 | PWR | | 24 | NC | Not connected | - | - | | 25 | NC | Not connected | - | - | | 26 | NC | Not connected | - | - | | 27 | REL3 | Relay 3 driver output | 0 | PWR | | 28 | GND_P_2 | Power ground for current limited LSD | GND | PWR | | 29 | NC | Not connected | - | - | | 30 | L | Current limited LSD driver output | 0 | PWR | | 31 | L | Current limited LSD driver output | 0 | PWR | | 32 | SO | SPI data out | 0 | SIGNAL | | 33 | SI | SPI data in | I | SIGNAL | | 34 | SCK | SPI serial clock | I | SIGNAL | | 35 | CS | SPI chip select | I | SIGNAL | | 36 | KEY | Key signal | I | SIGNAL | | 37 | INJ1 | Injector 1driver power output | 0 | PWR | | 38 | IN1 | Injector 1 driver input command | I | SIGNAL | | 39 | GND_INJ1 | Injector 1 ground | GND | PWR | | 40 | GND_INJ2 | Injector 2 ground | GND | PWR | | 41 | IN2 | Injector 2 driver input command | I | SIGNAL | | 42 | INJ2 | Injector 2 driver power output | 0 | PWR | | 43 | KL_TX | K-Line TX digital IN | l l | SIGNAL | | 44 | KL_RX | K-Line RX digital OUT | 0 | SIGNAL | | 45 | KL_LINE | K-Line | I/O | PWR | | 46 | VDD | 5 V voltage regulator output | 0 | PWR | | 47 | NC | Not connected | - | - | | 48 | PWM | Logic Input to set Stepper Motor Speed | I | SIGNAL | | 49 | VDD_SB | 5 V standby voltage regulator output | 0 | PWR | | 50 | VB | Battery line to bridge 2 | I | PWR | | 51 | OUTD | Output bridge 2 | 0 | PWR | | 52 | NC | Not connected | - | - | | 53 | OUTC | Output bridge 2 | 0 | PWR | | 54 | NC | Not connected | - | - | page 5/55 | Pin# | Pin name | Description | I/O type | Class | |------|----------|-------------------------------------|----------|--------| | 55 | NC | Not connected | - | - | | 56 | GND | Analog and power ground | GND | PWR | | 57 | GND | Analog and power ground | GND | PWR | | 58 | NC | Not connected | - | - | | 59 | NC | Not connected | - | - | | 60 | OUTB | Output bridge 1 | 0 | PWR | | 61 | OUTA | Output bridge 1 | 0 | PWR | | 62 | NC | Not connected | - | - | | 63 | VB_1 | Battery line to bridge1 | I | PWR | | 64 | EN | Logic input to enable stepper motor | I | SIGNAL | | - | Pad | Exposed pad | GND | PWR | DS12175 - Rev 5 page 6/55 ## 2 Electrical specifications ## 2.1 Operating range The device may not operate properly if maximum operating conditions are exceeded. Table 2. Operating conditions | Parameter | Value | Unit | |-------------------------|------------------------|------| | VB, VB_1 supply voltage | 6 to 18 <sup>(1)</sup> | V | | I/O logic | 0 to VDD | V | | Stepper motor outputs | -0.3 to VB, VB_1 | V | | Low side outputs | -0.3 to clamp voltage | V | <sup>1.</sup> See Section 2.1.1 . #### 2.1.1 Supply voltage - Below 3.9 V the device is in a safety state (internal circuitries are on but all the outputs are off). - From 3.9 V to 5.5 V (Functionalities during Crank phase): - Reset function; VDD > 3.3 V (rds-on state) I<sub>VDD</sub> = 100 mA; 3.3 V < VDD\_TRK < VDD (rds-on state);</li> - Low-sides, K-Line, H-Bridge OFF if Reset = 0; SPI not available, internal registers resetted if Reset = 0; - All Diagnosis disabled if Reset = 0; VRS function limited (V<sub>diff max</sub> = 1000 mV) - From 5.5 V to 6 V (low battery): - All the functions are granted with the following degraded parameters; VDD > 4.510 V; Tracking error < 100 mV (I<sub>load</sub> = 40 mA, rds-on state). - From 6 V to 18 V: normal operating range - From 18 V to V<sub>B off</sub>: - All the functions are granted with increased power dissipation and no reset is asserted during transient. - From V<sub>B off</sub> to 40 V (internal circuitries are on but all the outputs are off): - The device is on and in a safety state. #### 2.2 Absolute maximum ratings Maximum ratings are absolute ratings; exceeding any one of these values may cause permanent damage to the integrated circuit. Table 3. Absolute maximum ratings | Parameter | Condition | Min | Max | Unit | |-------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|---------------|------| | DC supply voltage | pin VB/VB_1 | -0.3 | 40 | V | | I/O low voltage pins <sup>(1)</sup> | - | -0.3 | 7 | V | | I/O low voltage digital pins (2) | - | -0.3 | VDD+0.3 | V | | I/O power pins voltage range (3) | - | -0.3 | Clamp voltage | V | | TACH pin | - | -0.3 | 40 | V | | OUTA-D | - | -0.3 | VB +0.3 | V | | KEY pin | To be protected with R_key to limit sourced/<br>sinked current to ± 5 mA in dc conditions<br>and ±20 mA during transients | -0.3 | 10 | V | DS12175 - Rev 5 page 7/55 | Parameter | Condition | Min | Max | Unit | |---------------------------------------------------------------------------|---------------------------------------------------------------------|------|-----------|------| | | (ISO-pulses on battery line) | | | | | VRIN- / VRIN+ | Max current 20 mA to be limited with external resistors | -0.3 | VDD + 0.3 | V | | VDD_TRK pin | - | -2 | 40 | V | | KL_LINE pin | - | -16 | 40 | V | | Maximum voltage shift between GND pins | PIN GND, GND_O2H, GND_P_1,2,<br>GND_INJ1,2, GNDA, GNDP | -0.3 | 0.3 | V | | | Injector drivers | - | 50 | mJ | | I/O power pins <sup>(3)</sup> maximum energy (single pulse, max. current) | O2 sensor heater | - | 60 | mJ | | <b>,</b> | Relay/current limited drivers | - | 25 | mJ | | I/O power pins (3)maximum energy (continuous | Injector drivers | - | 18 | mJ | | pulse, max. current, 36 million pulses with T = 100 | O2 sensor heater | - | 22 | mJ | | ms) | Relay/current limited drivers | - | 8 | mJ | | Reverse current through O2H output without supply oltage (4) | Static (room temperature, max reverse diode voltage 1.5 V) | - | 2.5 | A | | | Dynamic (guarantee by iso-pulse test immunity on application board) | - | - | A | | Reverse current through INJx outputs without supply | Static (room temperature, max reverse diode voltage 1.5 V) | - | 2.2 | | | voltage (4) | Dynamic (guarantee by iso-pulse test immunity on application board) | - | - | A | | Reverse current through L output without supply | Static (room temperature, max reverse diode voltage 1.5 V) | - | 1.2 | | | voltage (4) | Dynamic (guarantee by iso-pulse test immunity on application board) | - | - | A | | Reverse current through RLYx outputs without | Static (room temperature, max reverse diode voltage 1.5 V) | - | 1.5 | | | supply voltage (4) | Dynamic (guarantee by iso-pulse test immunity on application board) | - | - | A | | Reverse current through TACH output without | Static (room temperature, max reverse diode voltage 1.5 V) | - | 0.5 | | | supply voltage (4) | Dynamic (guarantee by iso-pulse test immunity on application board) | - | - | A | - 1. Pins are VDD, VDD\_SB, REXT, DIR - 2. Pins are CS, SCK, SI, SO, VROUT, RESET, PWM, EN, INO2H, ILS\_TACH, IN, KL\_TX, KL\_RX - 3. Pins are O2H, L, INJ1-2, REL1-2-3 - 4. Reverse battery connection, parameter not tested for info only Table 4. ESD protection | Item | Condition | Min | Max | Unit | |-----------------------|------------------------------------------|---------------|-------------|------| | All pins (1)(2) | НВМ | -2 | 2 | kV | | All pins | MM | -200 | 200 | V | | All pins | CDM (values for corner pins in brackets) | -500 / (-750) | 500 / (750) | V | | Pins to connector (3) | НВМ | -4 | 4 | kV | - 1. OUTA-D, TACH, O2H, L, INJ1-2, REL1-2-3 vs. GNDP2, GNDO2: -1.5 / 1.5 $\it kV$ - 2. OUTA-D, TACH, O2H, L, INJ1-2, REL1-2-3 vs. GNDP1: -1 / 1 kV DS12175 - Rev 5 page 8/55 3. Pins are OUTA-D, TACH, O2H, L, INJ1-2, KEY, REL1-2-3, VB, KL\_LINE, VDD\_TRK all GND connected together. The device is AEC-Q100 compliant. ## 2.3 Latch-up test According to JEDEC 78 class 2 level A. ## 2.4 Temperature ranges and thermal data Table 5. Temperature ranges and thermal data | Symbol | Parameter | Min | Max | Unit | |------------------------|--------------------------------------------|-----|-----|------| | T <sub>amb</sub> | Operating temperature (ECU environment) | -40 | 125 | °C | | T <sub>j</sub> | Operating junction temperature | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -40 | 150 | °C | | T <sub>ot</sub> | Thermal shut-down temperature | 155 | 200 | °C | | O <sub>Thys</sub> | Thermal shut-down temperature hysteresis | 10 | | °C | | R <sub>Th j-amb</sub> | Thermal resistance junction-to-ambient (1) | | 20 | °C/W | | R <sub>Th j-case</sub> | Thermal resistance junction-to-case | | 2 | °C/W | <sup>1.</sup> with 2s2p PCB thermally enhanced. ## 2.5 Electrical characteristics $V_B$ = 6 V to 18 V, $T_{amb}$ = -40 °C to 125 °C. ## **2.5.1** Supply Table 6. Supply electrical characteristics | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------|---------------------------------------|------------------------------------------------|------|------|------|------| | V <sub>B</sub> | Operating supply voltage range | - | 6 | - | 18 | V | | V <sub>B_off</sub> | Vbat switch off threshold voltage | - | 30 | 32 | 34 | V | | V <sub>B OVh</sub> | Overvoltage threshold hysteresis | - | 0.5 | - | - | V | | V <sub>B UVL</sub> | Undervoltage disable LOW threshold | - | 3.5 | 3.7 | 3.9 | V | | V <sub>B UVh</sub> | Undervoltage threshold hysteresis | - | 0.3 | - | 1 | V | | I <sub>VB(dis)</sub> | Standby current from VB, VB_1 | VB = VB_1 = 13 V, device disabled, KEY < 0.7 V | - | - | 120 | μA | | I <sub>VB</sub> | Quiescent current | VB = VB_1 = 13 V, outputs floating | - | - | 20 | mA | | V <sub>rext</sub> | ASIC Bias reference | Application info | - | 1.22 | - | V | | fint_clk | Internal clock reference | Application info | - | 5.6 | - | MHz | | Tdgc_VB_OV | VB overvoltage shut-down filter time | Guaranteed by scan | 22.5 | 30 | 37.5 | μs | | Tdgc_VB_UV | VB undervoltage shut-down filter time | Guaranteed by scan | 0.8 | 1 | 1.2 | μs | DS12175 - Rev 5 page 9/55 ## 2.5.2 Key Table 7. Key electrical characteristics | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------|-------------------------------------------------|--------------------------------------------------|-----|-----|-----|------| | V_Key_L | Input level low | - | - | - | 1.5 | V | | V_Key_H | Input level high | - | 3.3 | - | - | V | | V_Key_Hyst | Input voltage hysteresis | - | 0.5 | - | 1.8 | V | | R_Key | Internal pull down | - | 50 | 150 | 300 | kΩ | | T_key_deglitch | Key input filter time | Guaranteed by scan | 26 | - | 40 | μs | | T_key_delay | Maximum delay time from Key to regulator enable | Time from key rising edge to 20% VDD rising edge | - | - | 200 | μs | Figure 3. Input threshold GADG1911180723PS Figure 4. Key block diagram GAPGPS00588 ## 2.5.3 Digital pins Table 8. Digital pins characteristics | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------|--------------------------------------|-----------|---------|-----|---------|------| | V <sub>in_L</sub> | Input level low | - | - | - | 0.3*VDD | V | | V in_H | Input level high | - | 0.7*VDD | - | - | V | | V <sub>hin</sub> | Input voltage hysteresis | - | 0.1 | - | - | V | | R_pull | Internal pull-down/pull-up (1)(2)(3) | - | 50 | 150 | 250 | kΩ | | I_pull_down | Active pull-down | - | 10 | - | 100 | μA | - 1. Pins with active pull-down: DIR. - 2. Pins with pull-down: EN, PWM, ISL-TACH, INO2H, IN\_REL1-2, IN1-2; - 3. Pins with pull-up: SI, SCK, CS, KL-TX; DS12175 - Rev 5 page 10/55 ## 2.5.4 Digital output pins Table 9. Digital output pins characteristics | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------|-------------------|-------------------------|---------|-----|-----|------| | | Output level low | I <sub>sink</sub> = 2mA | - | - | 0.4 | V | | | Output level high | I source= 2mA (1)(2) | VDD-0.5 | - | - | V | - 1. Pins with push-pull stage and tri-state condition: SDO - 2. Pins with open drain output: RESET, VROUT; ## 2.5.5 5 V voltage regulator Table 10. VDD output electrical characteristics | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|--------------------------------------------------------------------|------------------------------------------------------------------------|------|-----|------|------| | VDD | Output voltage | - | 4.9 | 5 | 5.1 | V | | Ln_vdd | Line regulation | $V_B = 6 \text{ V to } 18 \text{ V}$ $I_{load} = 150 \text{ mA}$ | -25 | - | 25 | mV | | Ld_vdd | Load regulation | $V_B = 13 \text{ V}$ $I_{load} = 5 \text{ mA to } 300 \text{ mA}$ | -25 | - | 25 | mV | | V <sub>dd_OS</sub> | Max overshoot | Recovery from ISO pulse stimuli on battery line (guaranteed by design) | - | - | 5.5 | V | | V <sub>dd_SR</sub> | Voltage slew-rate at power-on | $C_{load}$ = 4.7 $\mu$ F | 2 | - | 25 | V/ms | | I <sub>dd</sub> | Load current | - | 5 | - | 300 | mA | | I <sub>dd_max</sub> | Current limitation | Output short to 4 V | 350 | - | 600 | mA | | I <sub>dd_STG</sub> | Short to ground current limitation | Output shorted to GND | 350 | - | 700 | mA | | PSRR | Power supply rejection ratio | Sin wave @ 1 kHz 1 Vpp; $V_B$ = 13 V; $I_{load}$ = 5 mA to 300 mA | 40 | - | - | dB | | V <sub>dr5</sub> | V <sub>B</sub> - V <sub>dd</sub> - V <sub>dd</sub> dropout voltage | V <sub>B</sub> = 5 V; I <sub>load</sub> = 300 mA | 0.30 | - | 0.75 | V | | Tdcg_VDD | VDD thermal shutdown filter time | Guaranteed by scan | 22.5 | 30 | 37.5 | μs | DS12175 - Rev 5 page 11/55 Battery 5V\_internal VDD5 VDD5 Cap Res GND\_AN GND\_REF Figure 5. 5 V main regulator block diagram GADG0412171216PS #### 2.5.6 Reset Table 11. Reset function electrical characteristics | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------------|----------------------------------|----------------------------------------------|-----|-----|--------------|------| | VUV_LO | Output low voltage | 1 < VDD < Vth_UV, I <sub>reset</sub> = 2 mA | - | - | 0.6 | V | | IUV_LO | Reset current capability | 1 < VDD < Vth_UV, V <sub>reset</sub> = 0.6 V | 2 | - | - | mA | | I <sub>lk</sub> | Leakage current | VUV_reset = 4.5 V | - | - | 1 | μA | | Vth_UV | VDD under voltage low threshold | V <sub>B</sub> = 13.5 V | 4.5 | - | VDD - 150 mV | V | | Vth_UV Tht | VDD under voltage high threshold | - | 4.5 | - | VDD - 50 mV | V | | Vth_UV HYS | VDD under voltage hysteresis | - | 50 | - | - | mV | | Td_UV_ rst | Power on UV reset delay | - | 17 | 22 | 30 | ms | | T <sub>fUV_reset</sub> | UV reset filter | VDD < Vth_UV | 25 | 50 | 75 | μs | Figure 6. Reset GAPGPS00590 DS12175 - Rev 5 page 12/55 GADG0412171138PS ## 2.5.7 5 V tracking voltage regulator Table 12. VDD\_TRK output electrical characteristics | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------|------------------------------------------------------------|----------------------------------------------------------|-----|-----|----------------|------| | DV | Outhout walkens tracking areas | V <sub>B</sub> = 6 V, | -15 | | 15 | \/ | | DV <sub>ddtrk</sub> | Output voltage tracking error | I <sub>trk</sub> = 1 to 40 mA | -15 | - | 15 | mV | | V <sub>short</sub> | Tracking output short circuit voltage range | - | -2 | - | V <sub>B</sub> | V | | I <sub>trk_max</sub> | Output current limitation | Output short to 4 V | 50 | - | 100 | mA | | I <sub>trk_sb</sub> | Tracking output reverse current (limited by the regulator) | Output shorted to V <sub>B</sub> = 16 V | - | - | 10 | mA | | l <sub>dd</sub> | Load current | - | 1 | - | 40 | mA | | Ln_vdd_trk | Line regulation | V <sub>B</sub> = 6 V to 18 V - I <sub>load</sub> = 40 mA | -15 | - | 15 | mV | | Ld_vdd_trk | Load regulation | V <sub>B</sub> = 13 V I <sub>load</sub> = 1 to 40 mA | -15 | - | 15 | mV | | PSRR | Power cumply rejection ratio | Sin wave @ 1 kHz 1 Vpp | 40 | | | dB | | FORK | Power supply rejection ratio | $V_B$ = 13 V, $I_{load}$ = 1 to 40 mA | 40 | - | - | aB | Figure 7. 5 V tracking regulator block diagram 2.5.8 Standby regulator Table 13. VDD\_SB output electrical characteristics | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------|---------------------------------------------------------------------|------|-----|------|------| | $V_{ddsb}$ | Output voltage | - | 4.75 | 5 | 5.25 | V | | Ln_vsb | Line regulation | $V_B = 6 \text{ V to } 18 \text{ V}$ $I_{load} = 1 \text{ mA}$ | -25 | - | 25 | mV | | Ld_vsb | Load regulation | $V_B = 13 \text{ V}$ $I_{load} = 0.1 \text{ mA to } 2.5 \text{ mA}$ | -25 | - | 25 | mV | | V <sub>dd_OS</sub> | Max overshoot | - | - | - | 5.5 | V | | I <sub>dd</sub> | Load current | - | 0.1 | - | 2.5 | mA | DS12175 - Rev 5 page 13/55 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|-------------------------------|-------------------------------------------------------------------------------|-----|-----|-----|------| | I <sub>sb_max</sub> | Current limitation | Output short to 4 V | 5 | - | 50 | mA | | V <sub>sb_SR</sub> | Voltage slew-rate at power on | C <sub>load</sub> = 1 μF | 2 | - | 30 | V/ms | | PSRR | Power supply rejection ratio | Sin wave @ 1 kHz 1 Vpp $V_B = 13 V$ $I_{load} = 0.1 \text{ to } 1 \text{ mA}$ | 40 | - | - | dB | Figure 8. 5 V standby regulator block diagram GAPGPS00592 ## 2.5.9 High side switch Table 14. HS\_OUT output electrical characteristics | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|--------------------|-------------------------|-----|-----|-----|------| | R <sub>on_hs</sub> | Ron | I <sub>hs</sub> = 50 mA | - | - | 14 | Ω | | I <sub>hs_max</sub> | Current limitation | V <sub>B</sub> = 13.5 V | 100 | - | 400 | mA | DS12175 - Rev 5 page 14/55 Over Curr Lim Sense Resistor PDMOS Key\_or\_Enable GAPGPS00593 Figure 9. High-side driver block diagram The High side switch is intended as a protected battery and is directly controlled by key input (see Figure 21). ## 2.5.10 Injector driver Table 15. Injector driver electrical characteristic | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------|-------------------------------------|---------------------------------------|----------|---------|----------|------| | I max | Output current | - | - | - | 2.2 | А | | l_oc | Overcurrent threshold | - | 2.8 | - | 5 | Α | | V <sub>DS</sub> | Output clamping voltage | I = 2.2 A | 55 | - | 65 | V | | R <sub>on</sub> | On resistance | I = 2.2 A | - | - | 0.6 | Ω | | I <sub>Ik_off</sub> | Leakage current | V <sub>out</sub> = 18 V, Key = 0 V | - | - | 10 | μA | | I <sub>Ik_on</sub> | Pull-Down diagnosis current | V <sub>out</sub> = 18 V, Key = 5 V | - | - | 100 | μA | | t <sub>on-off</sub> | Turn on-off delay | from CMD edge to 50% output variation | - | - | 6 | μs | | V <sub>OL</sub> | Open load output voltage | Driver in OFF condition | 0.46*VDD | 0.5*VDD | 0.54*VDD | V | | V <sub>diagth_H</sub> (1) | Diagnostic high threshold | Driver in OFF condition | 0.54*VDD | 0.6*VDD | 0.66*VDD | V | | V diagth_L (1) | Diagnostic low threshold | Driver in OFF condition | 0.36*VDD | 0.4*VDD | 0.44*VDD | V | | Tmask | OFF diagnostic masking time | Guaranteed by scan | 0.75 | 1 | 1.25 | ms | | Tdcg_noise | OFF diagnostic Deglitch filter time | Guaranteed by scan | 2.16 | 3.6 | 5.04 | μs | | Tdcg | ON diagnostic Deglitch filter time | Guaranteed by scan | 15 | 20 | 25 | μs | <sup>1.</sup> $V_{diagth\_L} < V_{out} < V_{diagth\_H} \rightarrow Open\ Load;\ V_{out} < Vdiagth\_L \rightarrow Short\ to\ GND$ DS12175 - Rev 5 page 15/55 Figure 10. Low-side driver block diagram Figure 11. Low-side timing diagram (injectors, relays, current limited LSD, tach, O2H) DS12175 - Rev 5 page 16/55 ## 2.5.11 Relay drivers Table 16. Relay driver characteristics | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------|-------------------------------------|-------------------------------------------|----------|---------|----------|------| | I <sub>max</sub> | Output current | - | - | - | 1 | А | | I_oc | Overcurrent threshold | - | 1.2 | - | 2.5 | Α | | V <sub>DS</sub> | Output clamping voltage | I = 1 A | 40 | - | 50 | V | | R <sub>on</sub> | On resistance | I = 1 A | - | - | 1.5 | Ω | | I <sub>Ik_off</sub> | Leakage current | V <sub>out</sub> = 18 V, Key = 0 V | - | - | 10 | μA | | I <sub>Ik_on</sub> | Pull-Down diagnosis current | V <sub>out</sub> = 18 V, Key = 5 V | - | - | 100 | μA | | t <sub>on_off</sub> | Turn on-off delay | From CMD (serial or parallel) rising edge | - | - | 6 | μs | | V <sub>OL</sub> | Open load output voltage | Driver in OFF condition | 0.46*VDD | 0.5*VDD | 0.54*VDD | V | | V <sub>diagth_H</sub> (1) | Diagnostic high threshold | Driver in OFF condition | 0.54*VDD | 0.6*VDD | 0.66*VDD | V | | V <sub>diagth_L</sub> (1) | Diagnostic low threshold | Driver in OFF condition | 0.36*VDD | 0.4*VDD | 0.44*VDD | V | | Tmask | OFF diagnostic masking time | Guaranteed by scan | 2.63 | 3.5 | 4.38 | ms | | Tdcg_noise | OFF diagnostic Deglitch filter time | Guaranteed by scan | 2.16 | 3.6 | 5.04 | μs | | Tdcg | ON diagnostic Deglitch filter time | Guaranteed by scan | 15 | 20 | 25 | μs | <sup>1.</sup> $V_{diagth\_L} < V_{out} < V_{diagth\_H} \rightarrow Open Load; V_{out} < V_{diagth\_L} \rightarrow Short to GND$ ## 2.5.12 Current limited low side driver (LSD) Table 17. Current limited LSD driver characteristics | Symbol | Parameter | Condition | Min | Тур | Max | unit | |---------------------------|-----------------------------------------|------------------------------------|----------|---------|----------|------| | I <sub>LI</sub> | Linear current limitation | VB = 18 V, settling time = 300 μs | 2 | - | 2.45 | Α | | I <sub>oc</sub> | Overcurrent threshold | Masked for driver during in-rush | 1.2 | - | 1.95 | Α | | t <sub>dgmsk</sub> | Diagnosis masking time in OFF condition | Guaranteed by scan | 2 | - | 5 | ms | | V <sub>DS</sub> | Output clamping voltage | I = 200 mA | 40 | - | 50 | V | | R <sub>on</sub> | On resistance | I = 200 mA | - | - | 1.5 | Ω | | I <sub>Ik_off</sub> | Leakage current | V <sub>out</sub> = 18 V, Key = 0 V | - | - | 10 | μA | | I <sub>lk_on</sub> | Pull-Down diagnosis current | V <sub>out</sub> = 18 V, Key = 5 V | - | - | 100 | μA | | t <sub>on_off</sub> | Turn on-off delay | From SPI CS rising edge | - | - | 6 | μs | | V <sub>OL</sub> | Open load output voltage | Driver in OFF condition | 0.46*VDD | 0.5*VDD | 0.54*VDD | V | | V <sub>diagth_H</sub> (1) | Diagnostic high threshold | Driver in OFF condition | 0.54*VDD | 0.6*VDD | 0.66*VDD | V | | V <sub>diagth_L</sub> (1) | Diagnostic low threshold | Driver in OFF condition | 0.36*VDD | 0.4*VDD | 0.44*VDD | V | | Tmask | OFF diagnostic masking time | Guaranteed by scan | 2.63 | 3.5 | 4.38 | ms | | Tdcg_noise | OFF diagnostic Deglitch filter time | Guaranteed by scan | 2.16 | 3.6 | 5.04 | μs | | Tdcg | ON diagnostic Deglitch filter time | Guaranteed by scan | 15 | 20 | 25 | μs | | Tmask_rush | ON diagnostic inrush current mask time | Guaranteed by scan | 252 | 336 | 420 | μs | DS12175 - Rev 5 page 17/55 1. $V_{diagth\_L} < V_{out} < V_{diagth\_H} \rightarrow$ Open Load; $V_{out} < V_{diagth\_L} \rightarrow$ Short to GND #### 2.5.13 Tachometer driver Table 18. Tachometer driver electrical characteristics | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------|-------------------------------------|-------------------------------------------|----------|---------|----------|------| | I <sub>oc</sub> | Overcurrent threshold | - | 100 | - | 500 | mA | | R <sub>on</sub> | On resistance | I = 25 mA | - | - | 5 | Ω | | I <sub>Ik_off</sub> | Leakage current | V <sub>out</sub> = 18 V, Key = 0 V | - | - | 10 | μA | | I <sub>lk_on</sub> | Pull-Down diagnosis current | V <sub>out</sub> = 18 V, Key = 5 V | - | - | 100 | μA | | t <sub>on_off</sub> | Turn on-off delay | From CMD (serial or parallel) rising edge | - | - | 6 | μs | | V <sub>OL</sub> | Open load output voltage | driver in OFF condition | 0.46*VDD | 0.5*VDD | 0.54*VDD | V | | V <sub>diagth_H</sub> (1) | Diagnostic high threshold | Driver in OFF condition | 0.54*VDD | 0.6*VDD | 0.66*VDD | V | | V <sub>diagth_L</sub> (1) | Diagnostic low threshold | Driver in OFF condition | 0.36*VDD | 0.4*VDD | 0.44*VDD | V | | Tmask | OFF diagnostic masking time | Guaranteed by scan | 0.75 | 1 | 1.25 | ms | | Tdcg_noise | OFF diagnostic Deglitch filter time | Guaranteed by scan | 2.16 | 3.6 | 5.04 | μs | | Tdcg | ON diagnostic Deglitch filter time | Guaranteed by scan | 15 | 20 | 25 | μs | <sup>1.</sup> $V_{diagth\_L} < V_{out} < V_{diagth\_H} \rightarrow Open\ Load;\ V_{out} < V_{diagth\_L} \rightarrow Short\ to\ GND$ ## 2.5.14 Stepper motor driver Table 19. Stepper motor driver electrical characteristics | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------------|------------------------------|-----------------------------------------------------------------------------|----------|---------|----------|------| | I <sub>oc</sub> | Overcurrent threshold | ON condition | 0.85 | - | 2 | Α | | $R_{dsON}$ | On resistance HS+LS | I <sub>out</sub> = 0.5 A,<br>T <sub>j</sub> = 150 °C, V <sub>B</sub> = 14 V | - | - | 2.6 | Ω | | f <sub>stepper</sub> | Working frequency | Application info | - | - | 20 | kHz | | V <sub>out_off</sub> (1)(2)(3) | OUTA_B_C_D output voltage | OUTA short to OUTB; OUTC short to OUTD; Stepper driver disable | 0.44*VDD | 0.5*VDD | 0.54*VDD | V | | V <sub>diagth_H</sub> | Diagnostic high threshold | Driver in OFF condition | 0.54*VDD | 0.6*VDD | 0.66*VDD | V | | V <sub>diagth_L</sub> | Diagnostic low threshold | Driver in OFF condition | 0.36*VDD | 0.4*VDD | 0.44*VDD | V | | I <sub>DSS_OUT</sub> | Output leakage current | Driver in OFF condition | - | - | 10 | μA | | t <sub>scvb</sub> | Over current switch_off time | Guaranteed by scan | - | - | 25 | μs | | t <sub>rb</sub> | Rise output time | V <sub>B</sub> = 12 V, R <sub>I</sub> = 39 Ω | - | - | 15 | μs | | t <sub>fb</sub> | Fall output time | V <sub>B</sub> = 12 V, R <sub>I</sub> = 39 Ω | - | - | 15 | μs | | t <sub>rb-a</sub> | Rise output time | T <sub>amb</sub> = 25 °C, | - | - | 10 | μs | | t <sub>fb-a</sub> | Fall output time | $V_B = 12 \text{ V}, R_I = 39 \Omega$ | - | - | 10 | μs | | t <sub>pHLb</sub> | Turn-off in/out delay time | V- = 12 V P- = 20 O | - | - | 15 | μs | | t <sub>pLHb</sub> | Turn-off in/out delay time | $V_B = 12 \text{ V}, R_I = 39 \Omega$ | - | - | 15 | μs | | V <sub>reverse_HS</sub> | Reverse HS diode drop | Driver in OFF condition I <sub>injected</sub> = 0.5 A | - | - | 1.5 | V | | V <sub>reverse_LS</sub> | Reverse LS diode drop | Driver in OFF condition I <sub>Sourced</sub> = 0.5 A | - | - | -1.5 | V | DS12175 - Rev 5 page 18/55 GAPGPS00596 | Symbol | Parameter | er Condition | | Тур | Max | Unit | |---------------|-------------------------------------|--------------------|------|-----|-------|------| | Tdgc_step_OFF | OFF Diagnostic Deglitch filter time | Guaranteed by scan | 93.8 | 125 | 156.3 | μs | | Tmask | Masking time | Guaranteed by scan | 0.75 | 1 | 1.25 | ms | | Tdgc_step_ON | ON Diagnostic Deglitch filter time | Guaranteed by scan | 15 | 20 | 25 | μs | - $1. \quad \textit{VoutA} < \textit{Vdiagth\_H} \ \textit{and} \ \textit{VoutB} > \textit{Vdiagth\_Lor} \ \textit{VoutC} < \textit{Vdiagth\_H} \ \textit{and} \ \textit{VoutD} > \textit{Vdiagth\_L} \rightarrow \textit{No} \ \textit{Fault}$ - 2. $VoutA\_B\_C\_D < Vdiagth\_L \rightarrow Short to GND$ - $\textit{VoutA} > \textit{Vdiagth\_H} \ \textit{and} \ \textit{VoutB} < \textit{Vdiagth\_L} \ \textit{or} \ \textit{VoutC} > \textit{Vdiagth\_H} \ \textit{and} \ \textit{VoutD} < \textit{Vdiagth\_L} \rightarrow \textit{Open load}$ $VoutA\_B\_C\_D > Vdiagth\_H \rightarrow Short to Battery$ Stepper Motor (\*) Chanel 1 is connected to VB (\*\*) Chanel 2 is connected to VB\_1 VB(\*); VB\_1(\*\*) Chanel 2 (\*\*) Chanel 1 (\*) OVER\_CURRENT VDD5V Phase 1\_P VDD5V ■ Phose1\_N TO Chanel1 ₹ø.6VDD Phase 1\_N Fault1 OUTA\_C OUTB\_D Phase\_Generator OUTB\_D Fault2 Ø.4VDD 1Øk ■ Phase1\_P Phase2\_P Phase1\_N ▶ TO Chanel2 GNDA GNDA Phase2\_N OVER\_CURRENT OFF\_DIAGNOSTIC GNDP 歯 DIGITAL PART DIR ENABLE ø SPI Figure 12. Stepper motor driver block diagram DS12175 - Rev 5 page 19/55 Figure 13. Stepper motor operations 2.5.15 O2 sensor heater driver Table 20. O2 sensor heater driver characteristics | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------|-------------------------------------------------------------|------------------------------------|----------|---------|----------|------| | R <sub>dsON</sub> | On resistance | I <sub>out</sub> = 3 A | - | - | 0.5 | Ω | | V <sub>C</sub> | Output clamping voltage | I <sub>out</sub> = 3 A | 40 | - | 50 | V | | I <sub>Ik_off</sub> | Leakage current | V <sub>out</sub> = 18 V,Key = 0 V | - | - | 10 | μA | | I <sub>Ik_on</sub> | Pull-Down diagnosis current | V <sub>out</sub> = 18 V, Key = 5 V | - | - | 100 | μA | | t <sub>on_off</sub> | Turn on-off delay From CMD (serial or parallel) rising edge | | - | - | 6 | μs | | V <sub>OL</sub> | Open load output voltage | Driver in OFF condition | 0.46*VDD | 0.5*VDD | 0.54*VDD | V | | I <sub>OC</sub> | Overcurrent threshold | | 3.8 | - | 5 | Α | | V <sub>diagth_H</sub> (1) | Diagnostic high threshold | Driver in OFF condition | 0.54*VDD | 0.6*VDD | 0.66*VDD | V | | V <sub>diagth_L</sub> (1) | Diagnostic low threshold | Driver in OFF condition | 0.36*VDD | 0.4*VDD | 0.44*VDD | V | | Tmask | OFF diagnostic masking time | Guaranteed by scan | 0.75 | 1 | 1.25 | ms | | Tdcg_noise | OFF diagnostic Deglitch filter time | Guaranteed by scan | 2.16 | 3.6 | 5.04 | μs | | Tdcg | ON diagnostic Deglitch filter time | Guaranteed by scan | 15 | 20 | 25 | μs | <sup>1.</sup> $V_{diagth\_L} < V_{out} < V_{diagth\_H} \rightarrow Open Load; V_{out} < V_{diagth\_L} \rightarrow Short to GND$ DS12175 - Rev 5 page 20/55 #### 2.5.16 Variable reluctance sensor interface Table 21. Variable reluctance sensor interface electrical characteristics | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------|----------|----------|----------|------| | $V_{HTH}$ | Input high to low differential threshold voltage at VRIN+ and VRIN- nodes | - | -50 | - | 50 | mV | | V <sub>CM</sub> | Common mode operating range at VRIN+ and VRIN- | - | 0 | 1.5 | 3 | V | | V <sub>cm_internal</sub> | Internal common mode voltage | Switch off hysteresis current | 0.27*VDD | 0.3*VDD | 0.33*VDD | V | | V <sub>diagth_H</sub> (1) | Diagnostic high threshold | Diagnostic voltage referred to VRIN- (see | 0.67*VDD | 0.75*VDD | 0.82*VDD | V | | V <sub>diagth_L</sub> (1) | Diagnostic low threshold | Figure 14) | 0.18*VDD | 0.2*VDD | 0.22*VDD | V | | I <sub>diag</sub> | Diagnostic current | Current from VRIN- when diagnostic on | 35 | 50 | 65 | μA | | R <sub>internal</sub> _<br>common | Internal common mode resistor | Switch off hysteresis current | 50 | 200 | 350 | kΩ | | I <sub>IB</sub> | Input bias current | VRIN+ = VRIN- = 1.5 V | | - | 2 | μA | | I <sub>leak</sub> | Output leakage | VROUT = 5 V | - | - | 1 | μA | | V <sub>CLPH</sub> | Input high clamping voltage | VRIN+ = VRIN- = 20 mA | - | 5 | - | V | | V <sub>CLPL</sub> | Input low clamping voltage | VRIN+ = VRIN- = 20 mA | -1.5 | - | -0.3 | V | | t <sub>of</sub> | Output fall time | $C_{LOAD}$ = 20 pF, $R_{LOAD}$ = 5 k $\Omega$ | - | - | 300 | ns | | t <sub>of_1nf</sub> | Output fall time | C <sub>LOAD</sub> = 1nF | - | - | 1.5 | μs | | V <sub>OUTL</sub> | Output buffer low voltage | I <sub>sink</sub> = 2 mA | - | - | 0.6 | V | | I <sub>OUTL</sub> | Output current capability | V <sub>out</sub> = 0.6 V | 2 | - | - | mA | | t <sub>prop</sub> | Propagation delay | VRS INM = 0.5 V, INP applied to 1 V to make VRS OUT commuted | 0.1 | 0.45 | 0.8 | μs | | Tdgc_VRS | OFF Diagnostic Deglitch filter time | Guaranteed by scan | 24 | 30 | 36 | μs | <sup>1.</sup> if (VRIN- > Vdiagth\_H) or (VRIN- < Vdiagth\_L) then Fault is detected. DS12175 - Rev 5 page 21/55 Figure 14. VRS block diagram 2.5.17 K-line Table 22. K-Line interface electrical characteristics | Pin | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------|--------------------|-------------------------------------|---------------------------------------------------------|---------|------|---------|------| | | ITXsource | Transmitter input source current | - | 10 | - | 100 | μA | | KL_TX | ITXsink | Transmitter input sink current | KL_TX = VDD | - | - | 2.1 | μA | | | I <sub>KL_TX</sub> | KL_TX Internal Pull-up | - | - | 200 | - | kΩ | | | VKoutL | Transmitter output low voltage | IsinkK_LINE = 35 mA,<br>KL_TX = Low | -1 | - | 1.5 | V | | IZ LINIE | VKinH | Receiver input high voltage | - | 0.7xVB | - | VB | V | | K_LINE | VKinL | Receiver input low voltage | - | -1 | - | 0.35xVB | V | | | VKH | Receiver input hysteresis | - | 0.05xVB | - | 0.3xVB | V | | | IKleak | Receiver leakage current | KL_LINE = VB,KL_TX = High | - | - | 1 | μA | | | IKshort | Transmitter short circuit current | KL_LINE = VB, KL_TX = Low | 60 | - | - | mA | | K LINE | IKrev | Reverse battery or GND loss current | ENABLE = KEY = VB = 0 V,<br>KL_LINE = -13.5 | - | - | 10 | mA | | 11_212 | IKpull-up | KLINE internal pull-up | KL_TX = High | 60 | - | 140 | kΩ | | | lKuv | Under voltage current | KEY = High, KL_TX = Low, VB = 13.5 V,<br>KL_LINE = -1 V | - | - | 1 | mA | DS12175 - Rev 5 page 22/55 GAPGPS00599 | Pin | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------|---------|--------------------------------------|-----------------------------------------------|------|------|------|------| | KL_RX | VRXoutL | KL_RX output low voltage | I <sub>sink</sub> = 0.4 mA | - | - | 0.4 | V | | KL_TX to<br>K_LINE | Tp_HLT | Transmitter turn-on delay time | CKline = 10 nF,<br>RKline = 510 $\Omega$ | - | - | 5 | μs | | K_LINE | T_fT | Transmitter fall time | CKline = 10 nF,<br>RKline = 510 $\Omega$ | - | - | 10 | μs | | KL_LINE to<br>KL_RX | TpR | Receiver turn-on delay time | $C_{load}$ = 20 pF,<br>RPKL_Rx = 2 k $\Omega$ | - | - | 4 | μs | | KI DV | T_fR | Receiver fall time | $C_{load}$ = 20 pF,<br>RPKL_Rx = 2 k $\Omega$ | - | - | 2 | μs | | KL_RX | T_rR | Receiver rise time | $C_{load}$ = 20 pF,<br>RPKL_Rx = 2 k $\Omega$ | - | - | 2 | μs | | K_LINE | fMax | Max transmission Operating frequency | Application info | - | - | 60 | kHz | Figure 15. K-line block diagram ## 2.5.18 SPI interface Table 23. SPI characteristics and timings | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |--------|----------------------------------|-----------------|-----|-----|-----|------| | SICin | Input capacitance | - | - | - | 20 | pF | | SCKCin | при сараснансе | - | - | - | 20 | pF | | tsckcs | Clock inactive time before frame | - | 100 | - | - | ns | DS12175 - Rev 5 page 23/55 | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |----------------------|---------------------------------|---------------------------------------------------|-----|-----|-----|------| | t <sub>CSSO</sub> | Access time | See (1) | - | - | 500 | ns | | t <sub>SOdis</sub> | Output data (SO) disable time | No Capacitor on SO,<br>See <sup>(2)</sup> | - | - | 500 | ns | | t <sub>lead</sub> | Channels select (CS) lead time | See <sup>(1)</sup> | 500 | - | - | ns | | tsckfso | Output valid time | See <sup>(1)</sup> , @ f <sub>CLK</sub> = 5.4 MHz | 60 | - | - | ns | | t <sub>socs</sub> | Output data (SO) disable time | No capacitor on SO, see (1) | | - | 500 | ns | | t <sub>SIsetup</sub> | Input data (SI) set-up time | @ f <sub>CLK</sub> = 5.4 MHz | 20 | - | - | ns | | t <sub>SIhold</sub> | Input data (SI) hold time | @ f <sub>CLK</sub> = 5.4 MHz | 20 | - | - | ns | | t <sub>SCK</sub> | CLK period | - | 185 | - | - | ns | | t <sub>CSSCK</sub> | Clock inactive time after frame | - | 600 | - | - | ns | | t <sub>CSN</sub> | CS de asserted time | - | 600 | - | - | ns | - 1. see Figure 17. SPI timing diagram - 2. see Figure 16. SO loading for disable time measurement Figure 16. SO loading for disable time measurement GADG0412170958PS Figure 17. SPI timing diagram GADG0412171035PS DS12175 - Rev 5 page 24/55 # 3 Functional description ## 3.1 Chip working conditions Table 24. A outputs working conditions | - | Standby | Run mode | VB_OV | VB_UV | Reset | Over current | Thermal warning | |-------------------------------|---------|----------|---------|---------|-------------------|-------------------------|-----------------------------------------------| | VDD_SB regulator | ON | ON | ON | ON | ON | Current limitation | ON | | VDD regulator | OFF | ON | OFF | OFF | ON | Current limitation | OFF if linked with VDD current limitation | | VDD_TRK regulator | OFF | ON | OFF | OFF | ON | Current limitation | OFF if linked with VDD_TRK current limitation | | All LS drivers | OFF | ON | OFF | OFF | OFF | Over current switch off | ON | | Diagnostics of all LS drivers | OFF | ON | OFF | OFF | ON <sup>(1)</sup> | - | ON | | HS Driver | OFF | ON | OFF | OFF | OFF | Current limitation | ON | | Stepper Motor Driver | OFF | ON | OFF | OFF | OFF | Over current switch off | ON | | K-line Transceiver | OFF | ON | OFF | OFF | OFF | Current limitation | ON | | VRS | OFF | ON | OFF | OFF | OFF | - | ON | | SPI | Default | Default | Default | Default | Default | ON | ON | <sup>1.</sup> The diagnostic currents and comparator are switched on in reset condition. ## 3.2 Chip bias current generation The Internal current generator circuit is buffering internal band-gap voltage (1.2 V typ.) on a high precision external resistor (10 k $\Omega$ ±1 %) and generates an accurate current reference used to create all the chip bias currents. DS12175 - Rev 5 page 25/55 Figure 18. Current generator block diagram ## 3.3 Power up/down sequences The figures below show the power-on, power-off and time diagram behaviour of the device. VDD\_SB (standby voltage) rises together with battery input, and in standby it is always present if battery is present, no matter the KEY\_IN status. When the KEY\_IN signal rises up and remains stable for at least T\_key\_deglitch (see Table 7), the device goes in ON state, meaning that all voltage regulators and functions are active. Wake-up is an intermediate status between standby and on mode, with current consumption higher than the standby one. When Key\_IN goes low, device goes in OFF mode but standby regulator remains ON. DS12175 - Rev 5 page 26/55 Figure 19. Power-up sequence GAPGPS00603 GAPGPS00604 Reset signal detects a VDD undervoltage longer than TfUV\_reset by going to low level. When VDD recovers to normal level Reset signal returns to high level after Power\_On\_UV\_Reset\_Delay time (Td\_UV\_RST). The Reset signal resets all the internal SPI registers to default value. ## 3.4 SPI SPI is a standard four wires interface, that communicates with a data word of 24 bits. By means of SPI all the channels can be driven in serial way and diagnosis is sent out. Timing of SPI's operations are reported in Figure 17. The input data (DIN) is read on the rising edge of the SPI's clock (SCLK), in the same way the output data (DOUT) must be read by the Microcontroller on the SCLK's rising edge. ## 3.4.1 Data in (DIN) DIN command is used to turn On/Off internal channels which do not have Parallel Input command, and to clear diagnostic latches. DIN is decoded at the end of the frame if the integrity checks are passed. DS12175 - Rev 5 page 27/55 | Table 25. Data in (DIN) words | : content | |-------------------------------|-----------| |-------------------------------|-----------| | DIN23 | DIN22 | DIN21 | DIN20 | DIN19 | DIN18 | DIN17 | DIN16 | |--------|--------|--------|----------|----------|----------|------------|--------| | Mask | L_0 | L_1 | VRS Diag | VRS Hys0 | VRS Hys1 | VRS Hys2 | 0 | | DIN15 | DIN14 | DIN13 | DIN12 | DIN11 | DIN10 | DIN9 | DIN8 | | INJ1_0 | INJ1_1 | INJ2_0 | INJ2_1 | O2H_0 | O2H_1 | RLY1_0 | RLY1_1 | | DIN7 | DIN6 | DIN5 | DIN4 | DIN3 | DIN2 | DIN1 | DIN0 | | RLY2_0 | RLY2_1 | RLY3_0 | RLY3_1 | TACH_0 | TACH_1 | Clear diag | Parity | #### Data in structure (MSB first) - Mask bit is used to mask serial command for diagnosis only readings on DOUT: - 0 Read Diag. All DIN bits are ignored. - 1 Write. All DIN are transferred into the internal registers. - **Command** bits are used to control the output drivers: (INJ1-2, O2H, RLY1-2-3, L and TACH) as described in the following table: Table 26. Data in command bits structure | xxx_0 | xxx_1 | Description | |-------|-------|-------------------------------------------------------------| | 0 | 1 | Turn-off driver / parallel polarity 0 | | 1 | 1 | Turn-on driver / parallel polarity 1 | | Х | 0 | No change (the driver will maintain the previous condition) | - **VRS Diag** bit is used active high to enable diagnostic phase of VRS block, the diagnosis can be done only when the phonic wheel is stopped. - Programmable VRS Hysteresis: VRS hysteresis is programmable in 5 steps according to Table 27. - Clear Diag, when set to 1 generates a request to clear those diagnostic flags which are latched. - In addition **odd parity bit** (that is the last bit of the frame and includes in its calculation the "Don't care" bits) is used for DIN word check together with falling clock edges count. Table 27. Data in VRS hysteresis | Hys 0 | Hys 1 | Hys 2 | Description | |-------|-------|-------|--------------------------------| | 0 | 0 | 0 | Auto adaptive hysteresis | | 1 | 0 | 0 | Hys VRS = 100 mV | | 0 | 1 | 0 | Hys VRS = 200 mV | | 1 | 1 | 0 | Hys VRS = 350 mV | | 0 | 0 | 1 | Hys VRS = 650 mV | | 1 | 0 | 1 | Hys VRS = 1000 mV | | 1 | 1 | 1 | Not Valid (Hys doesn't change) | DS12175 - Rev 5 page 28/55 #### 3.4.2 Data out (DOUT) Status flags are sampled and sent out through DOUT pin at each R/W SPI operation. The structure of the 24 bit word is described in Table 28. A three bits diagnosis is provided for stepper motor driver, a two bit diagnosis for other drivers. VRS diagnosis is coded as '0' means No Fault, while '1' means Fault. Over temperature warning is coded as '0' means No Fault, while '1' means Fault. The SPI default value is: all bits set to zero. Table 28. Data out (DOUT) words content | DOUT23 | DOUT22 | DOUT21 | DOUT20 | DOUT19 | DOUT18 | DOUT17 | DOUT16 | |------------|-----------------|-------------|-------------|-------------|-------------|-------------|-------------| | INJ1 Diag0 | INJ1 Diag1 | INJ2 Diag0 | INJ2 Diag1 | O2H Diag0 | O2H Diag1 | RLY1 Diag0 | RLY1 Diag1 | | | | | | | | | | | DOUT15 | DOUT14 | DOUT13 | DOUT12 | DOUT11 | DOUT10 | DOUT9 | DOUT8 | | RLY2 Diag0 | RLY2 Diag1 | RLY3 Diag0 | RLY3 Diag1 | L Diag0 | L Diag1 | TACH Diag0 | TACH Diag1 | | | | | | | | | | | DOUT7 | DOUT6 | DOUT5 | DOUT4 | DOUT3 | DOUT2 | DOUT1 | DOUT0 | | VRS Diag | Thermal Warning | Brdg1 Diag0 | Brdg1 Diag1 | Brdg1 Diag2 | Brdg2 Diag0 | Brdg2 Diag1 | Brdg2 Diag2 | #### **Data out structure** Table 29. Two bits diagnosis (normal drivers) | Bit 0 | Bit 1 | Fault | | |-------|-------|-----------------------|--| | 0 | 0 | No Fault | | | 1 | 0 | Short to Ground (OFF) | | | 0 | 1 | Open Load (OFF) | | | 1 | 1 | Overcurrent (ON) | | Table 30. Three bits diagnosis (bridge stage) | Bit 0 | Bit 1 | Bit 2 | Fault | |-------|-------|-------|-----------------------| | 0 | 0 | 0 | No Fault | | 1 | 0 | 0 | Short to Ground (OFF) | | 1 | 0 | 1 | Short to VBAT (OFF) | | 0 | 1 | 0 | Open Load (OFF) | | 1 | 1 | 0 | Overcurrent (ON) | ## 3.5 Diagnosis The device provides a full set of diagnosis; deglitch timings listed below are digital, generated from internal clock and their accuracy is guaranteed by scan patterns and clock measurement. #### 3.5.1 Voltage regulators thermal warning and shutdown The 5V linear voltage regulator/tracking regulator is shut down when the thermal shutdown temperature is reached and also the regulator is in current limitation. The shutdown is filtered with Tdcg filter of 30 $\mu$ s $\pm$ 25 %. As soon as the over temperature disappears the regulator is switched on again. Over temperature flag without any latch is present via SPI. DS12175 - Rev 5 page 29/55 #### 3.5.2 Overvoltage shut down If the VB\_off voltage is reached after Tdgc filtering time of 30 µs ±25 % the device enters a safety state where the main outputs are switched-off. Voltage regulators, all low side channels, stepper motor driver and KLINE are switched off and reset is asserted. As soon as the battery goes below VB\_off minus VB\_off\_h the device recovers standard operation. #### 3.5.3 Undervoltage shut down If the VB\_UV voltage is reached after analog Tdgc 1 $\mu$ s $\pm 20$ % filtering time the device enters a safety state where main outputs are switched-off. Voltage regulators, all low side channels, stepper motor driver and KLINE are switched off. As soon as the battery rises above VB\_UV plus the hysteresis the device recovers normal operation. Figure 21. An example of under and over voltage time diagram GADG0412171117PS #### 3.5.4 Low side on/off diagnosis (INJ, RLY's, TACH, O2H) About low side channels OFF diagnosis, the device issues a masking filter Tmask after channel turning off (falling edge of driving command) to avoid false fault detecting due to output transition from low to high. Tmask is of 1 ms $\pm 25$ % for all channels except for the relays, for which Tmask is 3.5 ms $\pm 25$ %. Once masking time has expired a deglitch filter Tdgc\_noise of 3.6 $\mu$ s $\pm 40$ % for noise immunity is activated. A fault longer than deglitch time is latched. OFF state diagnostic fault can be overwritten by ON state fault. OFF state fault does not prevent the driver from switching on. The latched fault is cleared on request. During on-phase if an over current fault occurs the drivers enter in current limitation condition for a digital filtering time Tdgc of 20 $\mu$ s ±25 %,then it is switched OFF and the fault is latched. The channel is turned ON again by input command transition. The latched fault is cleared on request via SPI. Over current fault has higher priority respect to OFF condition faults. DS12175 - Rev 5 page 30/55 Figure 22. Low side driver diagnosis time diagram DS12175 - Rev 5 page 31/55 Figure 23. Low side driver diagnosis I-V relationship #### 3.5.5 Current limited low side driver on/off diagnosis In OFF condition diagnosis is the same as Low side, with Tmask 3.5 ms $\pm 25$ % and Tdgc\_noise 3.6 $\mu$ s $\pm$ 40 %, while in ON condition initial Inrush current is masked for Tmask\_rush of 336 $\mu$ s $\pm 25$ % then, if an over current fault occurs the drivers enter in current limitation condition for a digital filtering time Tdgc of 20 $\mu$ s $\pm 25$ %, then it is switched OFF and the fault is latched. The channel is turned ON again by input command transition. The latched fault is cleared on request via SPI. Over current fault has higher priority with respect to OFF condition faults. DS12175 - Rev 5 page 32/55 Figure 24. Current limited low side driver diagnosis time diagram ### 3.5.6 Stepper motor driver OFF diagnosis (EN signal low and output in high impedance state) In OFF condition Short to GND/Short to VB or Open Load condition is continuously detected through a deglitch filter of 125 $\mu$ s ±25 %, after Tmask masking time of 1 ms ±25 % to filter ON/ OFF transition. To avoid false diagnostic due to motor residual movement, the stepper has to be disabled at least 40 ms after the PWL signal has been disabled. A fault longer than deglitch time is latched. OFF state diagnostic fault can be overwritten by ON state fault. OFF state fault does not prevent the stepper from switching on. The latched fault is cleared on request. #### 3.5.7 Stepper motor driver ON diagnosis (EN signal high and output driven by input commands) In ON condition when over current fault is detected and validated after digital filtering time Tdgc of 20 $\mu$ s ±25 %, the bridge is turned OFF and the fault is latched. The bridge is turned ON again by input command EN transition. The latched fault is cleared on request. Over current fault has higher priority with respect to OFF condition faults. Each Bridge has dedicated fault diagnosis detection coded by three bits. DS12175 - Rev 5 page 33/55 Figure 25. Stepper motor driver diagnosis time diagram GAPGPS00609 Figure 26. Stepper motor driver diagnosis I-V relationship DS12175 - Rev 5 page 34/55 ### 3.5.8 VRS diagnosis VRS block enters diagnosis phase on request via SPI and then generates a Fault bit. If the fault exceeds the Tdgc filter time of 30 $\mu$ s $\pm$ 20 %, it is latched. The latched fault is cleared on request via SPI. The VRS diagnostic can only be activated when the phonic wheel is in stop condition. Figure 27. VRS diagnosis I-V relationship #### 3.6 VRS interface #### 3.6.1 Function characteristic The flying wheel interface is an interface between the $\mu P$ and the flying wheel sensor: it conditions signal coming from magnetic pick-up sensor or hall effect sensor and feeds the digital signal to microcontroller that extracts flying wheel rotational position, angular speed and acceleration. Figure 28. VRS typical characteristics GAPGPS00571 DS12175 - Rev 5 page 35/55 Figure 29. VRS interface structure #### 3.6.2 Auto-adaptative hysteresis Input signals difference is obtained through a full differential amplifier; its output, DV signal, is fed to peak detection circuit and then to A/D converter implemented with 4 voltage comparator (5 levels Pvi). Output of A/D is sent to Logic block (hysteresis selection Table 32) that implements correlation function between Peak voltage and hysteresis value; hysteresis value is used by square filtering circuit which conditions DV signal. Figure 30. Auto-adaptive hysteresis block diagram Figure 31. Hysteresis output voltage level To the previous 5 levels PV = [0 PV1 PV2 PV3 PV4] correspond to a set of 5 thresholds: H = [HO HIH2 H3 H4] The advised values for the previous defined vectors are: - PV = [0 PV1 PV2 PV3 PV4] = [0, 900, 1560, 2230, 2900] mV - H = [H0 H1 H2 H3 H4] = [100, 200, 350, 650, 1000] mV DS12175 - Rev 5 page 36/55 Table 31. Peak voltage detector precision | Diek veltage IDVI | Value | | | | |-------------------|-------|------|------|------| | Pick voltage [PV] | Min. | Тур. | Max. | Unit | | PV1 | 850 | 900 | 950 | mV | | PV2 | 1452 | 1560 | 1638 | mV | | PV3 | 2118 | 2230 | 2341 | mV | | PV4 | 2755 | 2900 | 3045 | mV | Table 32. Hysteresis threshold precision | Pick voltage [PV] | | Unit | | | |-------------------|------|------|------|------| | FICK VOITAGE [FV] | Min. | Тур. | Max. | Oill | | НО | 70 | 100 | 130 | mV | | HV1 | 140 | 200 | 220 | mV | | HV2 | 250 | 347 | 390 | mV | | HV3 | 490 | 644 | 720 | mV | | HV4 | 730 | 1000 | 1120 | mV | Note: Hysteresis voltages are achieved by injecting an hysteresis bias current on V $_{RIN}$ $^{\pm}$ external resistors (typ. 10 k $\Omega$ each, see Figure 38). The resulting HV voltage is HV = I\_hys \* Rtyp. Changing the value of R the hysteresis value would change in a linear mode. DS12175 - Rev 5 page 37/55 Figure 32. Input-output behaviour of VRS interface ### 3.6.3 Auto-adaptative time filter This characteristic is useful to set the best internal filter time as function of the input signal frequency. The Tfilter time depends on the previous period duration Tn according to the following formula: Tfilter(n+1) = 1/32 \* Tn if Tn > Tfilter(n) The filtering time purpose is to filter very short spikes. The digital filtering time is applied to internal squared signal (int\_vrs), obtained by voltage comparators. The output of time filtering block is out\_vrs signal. The filtering time Tfilter is applied to int\_vrs signal in two different ways: - Rising edge: if int\_vrs high level lasts less than Tfilter, out\_vrs is not set to high level. - In absence of any spikes during input signal rising edge out\_vrs signal is expected with a delay of Tfilter time. - Falling edge: the falling edge of int\_vrs is not delayed through time filtering block: after falling edge for a time Tfilter any other transition on int\_vrs signal is ignored The initial value (Default) and maximum for Tfilter must be considered at RPM\_min = 20 e.g. Tmax filter = 180 $\mu$ s. The minimum available value is Tmin filter = 2.8 $\mu$ s. DS12175 - Rev 5 page 38/55 Figure 33. Auto-adaptative time filter behaviour 1 DS12175 - Rev 5 page 39/55 ## 4 Low side drivers Low side drivers have a voltage slew rate control during switch-on/off phase to reduce emissions. The slew-rate control is achieved controlling the gate charging current and the behavior is described in Figure 35 and Figure 36. Figure 35. Low side drivers slew rate implementation GAPGPS00618 DS12175 - Rev 5 page 40/55 Figure 36. Low side drivers slew rate GAPGPS00619 At switch-on command the charging current is provided by current generator IP1 and is kept constant until the output voltage is decreased of roughly 80% of typical battery level. At this point the low side transistor is on and VLVT signal is set to logic 1 to connect IP2 current generator in parallel with IP1, completing the gate charge curve and providing maximum gate drive. When the power transistor is switched-off the gate is discharged quickly using both IN1 and IN2 currents; as soon as the output voltage reaches roughly 20 % of the nominal battery voltage only IN1 is kept connected to complete the gate discharging. In Table 33 the values for IPx and INx current generators are reported for each low side. As an example Figure 37 shows the resulting slew rate, in typical conditions, of O2H low side driver. Table 33. Values for IPx and INx current generators for each low side | Low side | IP1 | IP2 | IN1 | IN2 | Unit | |----------|-----|-----|-----|-----|------| | O2H | 243 | 81 | 253 | 337 | μA | | INJ | 174 | 23 | 180 | 124 | μA | | RLY's | 78 | 0 | 80 | 120 | μA | | L | 78 | 0 | 62 | 119 | μA | | TACH | 22 | 0 | 21 | 25 | μA | DS12175 - Rev 5 page 41/55 Figure 37. O2H low side driver slew rate DS12175 - Rev 5 page 42/55 GAPG1303150713PS # 5 Application circuit To Sensor C1VB\_MAIN HS\_OUT VDD\_TRK Injector 1 INJ1 Injector 2 INJ2 VDD\_StandBy GNDJ C\_VDD\_stby OUTA ± C\_OUTA OUTB ± C\_OUTB C\_VDD Stepper RESET Motor ENABLE OUTC IN1 ± c\_outc OUTD IN2 ± C\_OUTD VRIN+ From Pick-Up R\_VROUT VRIN-VROUT R\_VRS-C\_VRS-\_in SPC5x L9177A C VRS- out DIR TACH PWM ► To Tachimeter ΕN To Oxygen Sensor O2H ILS\_TACH REL1 /CS REL2 IN\_REL1 IN\_REL2 KL\_LINE KL\_TX VDD A GNDO2H GND\_A/P GND\_P2 GND\_P1 Figure 38. Application circuit ### 5.1 Bill of material Table 34. Bill of material | Block | Component | Name | Usage | Min | Тур | Max | Unit | |--------|-----------|-----------|---------------------------------------|-----|---------|-----|------| | Supply | Capacitor | C1VB_MAIN | Bulk capacitor | | 220 | | μF | | | Diode | D1 | Reverse polarization protection diode | | | | | | Key | Resistor | R_Key | Current limiting resistor | | 20 | | kΩ | | Rext | Resistor | R_ext | Pull-up resistor | | 10 (1%) | | kΩ | DS12175 - Rev 5 page 43/55 | Block | Component | Name | Usage | Min | Тур | Max | Unit | |-----------|-----------|------------------|----------------------------------------|-----|-----|-----|------| | Reset | Resistor | R_reset | Pull-up resistor | | 1 | | kΩ | | VDD | Congoiter | C_VDD value | Output conscitor (Coromic or Tentalum) | 4.7 | | 60 | μF | | טטע | Capacitor | C_VDD ESR | Output capacitor (Ceramic or Tantalum) | | | 1.5 | Ω | | \/DD 444 | Compoitor | C_Vtrk value | Outrot and the | 2.2 | | 100 | μF | | VDD_trk | Capacitor | C_Vtrk ESR | Output capacitor | 10 | | 100 | mΩ | | Malal ala | 0 | C_VDD_stby value | 0.4.4 | 1 | | 10 | μF | | Vdd_sby | Capacitor | C_VDD_stby ESR | Output capacitor | | | 200 | mΩ | | VRS | Capacitor | C_VRS+_in | Filter Capacitor | | | 100 | pF | | VRS | Capacitor | C_VRSin | Filter Capacitor | | | 100 | pF | | VRS | Capacitor | C_VRS+_out | Filter Capacitor | | | 470 | pF | | VRS | Capacitor | C_VRSout | Filter Capacitor | | | 470 | pF | | VRS | Resistor | R_VRS+ | Current limiting resistor | | | 10 | kΩ | | VRS | Resistor | R_VRS- | Current limiting resistor | | | 10 | kΩ | | VRS | Capacitor | CF_1 | Filter Capacitor | | | 470 | pF | | VRS | Capacitor | CF_2 | Filter Capacitor | | | 100 | nF | | VRS | Resistor | RF_1 | Filter resistor | | | 33 | kΩ | | VRS | Resistor | RF_2 | Filter resistor | | | 33 | kΩ | | VRS | Resistor | R_VROUT | Pull-up resistor | | 10 | | kΩ | | K-Line | Resistor | RX_pull-up | Pull-up resistor | | | 2 | kΩ | | Stepper | Capacitor | C_OUTA | EMI filter capacitor | | | 10 | nF | | Stepper | Capacitor | C_OUTB | EMI filter capacitor | | | 10 | nF | | Stepper | Capacitor | C_OUTC | EMI filter capacitor | | | 10 | nF | | Stepper | Capacitor | C_OUTD | EMI filter capacitor | | | 10 | nF | DS12175 - Rev 5 page 44/55 ## 6 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. ### 6.1 TQFP 10x10 64L exposed pad down package information Figure 39. TQFP 10x10 64L exposed pad down package outline GADG091220191138PKG9I DS12175 - Rev 5 page 45/55 Table 35. TQFP 10x10 64L exposed pad down package mechanical data | | | | | Note | |------------------------|------|---------------------------|------|-----------------------| | Ref | Min. | Тур. | Max. | (see # in Notes below | | Θ | 0° | 3.5° | 7° | - | | Θ1 | 0° | - | - | - | | θ2 | 11° | 12° | 13° | - | | ӨЗ | 11° | 12° | 13° | - | | Α | - | - | 1.2 | 15 | | A1 | 0.05 | - | 0.15 | 12 | | A2 | 0.95 | 1 | 1.05 | 15 | | b | 0.17 | 0.22 | 0.27 | 9, 11 | | b1 | 0.17 | 0.2 | 0.23 | 11 | | С | 0.09 | - | 0.2 | 11 | | c1 | 0.09 | - | 0.16 | 11 | | D | - | 12.00 BSC | - | 4 | | D1 | - | 10.00 BSC | - | 2, 5 | | D2 | | See VARIATIONS | | 13 | | D3 | | See VARIATIONS | | 14 | | e | - | 0.50 BSC | - | _ | | E | - | 12.00 BSC | - | 4 | | E1(*) | - | 10.00 BSC | - | 2, 5 | | E2 | | See VARIATIONS | | 13 | | E3 | | See VARIATIONS | | 14 | | L | 0.45 | 0.6 | 0.75 | _ | | L1 | - | 1.00 REF | - | _ | | N | - | 64 | - | 16 | | R1 | 0.08 | _ | - | _ | | R2 | 0.08 | - | 0.2 | - | | S | 0.2 | - | - | - | | | | lerance of form and posit | | | | aaa | _ | 0.20 | - | | | bbb | _ | 0.20 | - | | | CCC | - | 0.08 | - | 1, 7, 19 | | ddd | - | 0.08 | - | | | | | VARIATIONS | | | | ad option 6.0 x 6.0 (T | 3) | | | | | D2 | - | - | 6.40 | | | E2 | - | - | 6.40 | | | D3 | 4.80 | - | - | 13, 14 | | E3 | 4.80 | _ | - | | DS12175 - Rev 5 page 46/55 #### **Notes** - 1. Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994. - 2. The Top package body size may be smaller than the bottom package size up to 0.15 mm. - 3. Datum A-B and D to be determined at datum plane H. - 4. To be determined at seating datum plane C. - 5. Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm" per side. D1 and E1 are Maximum plastic body size dimensions including mold mismatch. - 6. Details of pin 1 identifier are optional but must be located within the zone indicated. - 7. All Dimensions are in millimeters. - 8. No intrusion allowed inwards the leads. - 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages. - 10. Exact shape of each corner is optional. - 11. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip. - 12. A1 is defined as the distance from the seating plane to the lowest point on the package body. - 13. Dimensions D2 and E2 show the maximum exposed metal area on the package surface where the exposed pad is located (if present). It includes all metal protrusions from exposed pad itself. Type of exposed pad is variable depending on leadframe pad design (T1, T2, T3), as shown in the figure below. End user should verify D2 and E2 dimensions according to specific device application. NOTE: number, dimensions and position of shown grooves are for reference only. - 14. Dimensions D3 and E3 show the minimum solderable area, defined as the portion of exposed pad which is guaranteed to be free from resin flashes/bleeds, bordered by internal edge of inner groove. - 15. The optional exposed pad is generally coincident with the top or bottom side of the package and not allowed to protrude beyond that surface. - 16. "N" is the number of terminal positions for the specified body size. - 17. For Tolerance of Form and Position see Table. - 18. Critical dimensions: - a. Stand-off - b. Overall width - c. Lead coplanarity DS12175 - Rev 5 page 47/55 19. For Symbols, Recommended Values and Tolerances see Table below: | Symbol | Definition | Notes | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | aaa | The tolerance that controls the position of the terminal pattern with respect to Datum A and B. The center of the tolerance zone for each terminal is defined by basic dimension e as related to Datum A and B. | For flange-molded packages, this tolerance also applies for basic dimensions D1 and E1. For packages tooled with intentional terminal tip protrusions, aaa does not apply to those protrusions. | | bbb | The bilateral profile tolerance that controls the position of the plastic body sides. The centers of the profile zones are defined by the basic dimensions D and E. | | | ccc | The unilateral tolerance located above the seating plane where in the bottom surface of all terminals must be located. | This tolerance is commonly know as the "coplanarity" of the package terminals. | | ddd | The tolerance that controls the position of the terminals to each other. The centers of the profile zones are defined by basic dimension e. | This tolerance is normally compounded with tolerance zone defined by "b". | 20. Notch may be present in this area (MAX 1.5 mm square) if center top gate molding technology is applied. Resin gate residual not protruding out of package top surface. DS12175 - Rev 5 page 48/55 Figure 40. Recommended footprint # TQFP10X10(64)-6.0x6.0-EP PCB LANDPATTERN #### NOTE: This is a draft proposal only and it might be not in line with customer or pcb supplier design rules. #### Note: Dimensions in the footprint of are mm. Parts marked as ES are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted to run a qualification activity prior to any decision to use these engineering samples. DS12175 - Rev 5 page 49/55 ## **Revision history** Table 36. Document revision history | Date | Revision | Changes | |-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20-Sep-2017 | 1 | Initial release. | | | 2 | Updated Table 1. Pin function pin 27 column "Class" from SIGNAL to PWR; | | 29-Sep-2017 | | Updated Section 2.1.1 Supply voltage;<br>Changed titles: Section 3.5.6 Stepper motor driver OFF diagnosis (EN signal low and output in high impedance state) and Section 3.5.7 Stepper motor driver ON diagnosis (EN signal high and output driven by input commands); | | | | Updated "Notes" in the Table 4. ESD protection; | | | | Updated unit of "T_key_deglitch" parameter" in Table 7. Key electrical characteristics and "R_pull" in Table 8. Digital pins characteristics. | | 05-Dec-2017 | 3 | Corrected typos in the titles of the sections: Section 3.5.6 Stepper motor driver OFF diagnosis (EN signal low and output in high impedance state) and Section 3.5.7 Stepper motor driver ON diagnosis (EN signal high and output driven by input commands). | | | | Updated Table 1. Pin function. | | | | Substituted in the datasheet (texts, tables and drawings) "Vdd" with "VDD". | | | | Updated: Figure 5. 5 V main regulator block diagram; Section 2.5.9 High side switch; Figure 10. Low-side driver block diagram; Figure 16. SO loading for disable time measurement; Figure 17. SPI timing diagram; Section 3.4.1 Data in (DIN); Section 3.4.2 Data out (DOUT); Section 3.5.3 Undervoltage shut down; Section 5.1 Bill of material. | | | | Updated: | | 26-Nov-2018 | 4 | Section Description; Section 2.1 Operating range; Section 2.2 Absolute maximum ratings; Table 8. Digital pins characteristics; Figure 5. 5 V main regulator block diagram; Figure 3. Input threshold; Table 17. Current limited LSD driver characteristics; Section 3.5.5 Current limited low side driver on/off diagnosis; Figure 17. SPI timing diagram; Figure 19. Power-up sequence; Figure 20. Power-down sequence; Section 3.4.1 Data in (DIN); Figure 21. An example of under and over voltage time diagram; Section 3.5.8 VRS diagnosis; Figure 38. Application circuit; Table 34. Bill of material. Changed in all document "LAMP" pin in "L" (Current limited LSD). Updated Section 2.5 Electrical characteristics. | | 17-Nov-2020 | 5 | Removed L9177A Order code in cover page. | DS12175 - Rev 5 page 50/55 ## **Contents** | 1 | Bloc | k diagra | am and pin description | 3 | |---|------|-----------|---------------------------------------|----| | | 1.1 | Block o | diagram | 3 | | | 1.2 | Pin des | scription | 4 | | 2 | Elec | trical sp | pecifications | 7 | | | 2.1 | Operat | ing range | 7 | | | | 2.1.1 | Supply voltage | 7 | | | 2.2 | Absolu | te maximum ratings | 7 | | | 2.3 | Latch-u | up test | 9 | | | 2.4 | Tempe | rature ranges and thermal data | 9 | | | 2.5 | Electric | cal characteristics | 9 | | | | 2.5.1 | Supply | 9 | | | | 2.5.2 | Key | 10 | | | | 2.5.3 | Digital pins | 10 | | | | 2.5.4 | Digital output pins | 11 | | | | 2.5.5 | 5 V voltage regulator | 11 | | | | 2.5.6 | Reset | 12 | | | | 2.5.7 | 5 V tracking voltage regulator | 13 | | | | 2.5.8 | Standby regulator | 13 | | | | 2.5.9 | High side switch | 14 | | | | 2.5.10 | Injector driver | 15 | | | | 2.5.11 | Relay drivers | 17 | | | | 2.5.12 | Current limited low side driver (LSD) | 17 | | | | 2.5.13 | Tachometer driver | 18 | | | | 2.5.14 | Stepper motor driver | 18 | | | | 2.5.15 | O2 sensor heater driver | 20 | | | | 2.5.16 | Variable reluctance sensor interface | 21 | | | | 2.5.17 | K-line | 22 | | | | 2.5.18 | SPI interface | 23 | | 3 | Fun | ctional c | description | 25 | | | 3.1 | Chip w | orking conditions | 25 | | | 3.2 | Chip bia | as current generation | 25 | | | | |-----------------------|------------------|----------------------|----------------------------------------------------------------------------------------|----|--|--|--| | | 3.3 | Power u | ıp/down sequences | 26 | | | | | | 3.4 | SPI | | 27 | | | | | | | 3.4.1 | Data in (DIN) | 27 | | | | | | | 3.4.2 | Data out | 29 | | | | | | 3.5 | Diagnos | sis | 29 | | | | | | | 3.5.1 | Voltage regulators thermal warning and shutdown | 29 | | | | | | | 3.5.2 | Overvoltage shut down | 30 | | | | | | | 3.5.3 | Undervoltage shut down | 30 | | | | | | | 3.5.4 | Low side on/off diagnosis (INJ, RLY's, TACH, O2H) | 30 | | | | | | | 3.5.5 | Current limited low side driver on/off diagnosis | 32 | | | | | | | 3.5.6 | Stepper motor driver OFF diagnosis (EN signal low and output in high impedance state). | 33 | | | | | | | 3.5.7 | Stepper motor driver ON diagnosis (EN signal high and output driven by input commands | | | | | | | | 3.5.8 | VRS diagnosis | 35 | | | | | | 3.6 | VRS into | erface | 35 | | | | | | | 3.6.1 | Function characteristic | 35 | | | | | | | 3.6.2 | Auto-adaptative hysteresis | 36 | | | | | | | 3.6.3 | Auto-adaptative time filter | 38 | | | | | 4 | Low side drivers | | | | | | | | 5 Application circuit | | | circuit | 43 | | | | | | 5.1 | Bill of m | aterial | 43 | | | | | 6 | Packa | Package information4 | | | | | | | | 6.1 | TQFP 1 | 0x10 64L exposed pad down package information | 45 | | | | | Rev | ision h | istory . | | 50 | | | | ## **List of tables** | Table 1. | Pin function | . 4 | |-----------|-----------------------------------------------------------------|-----| | Table 2. | Operating conditions | . 7 | | Table 3. | Absolute maximum ratings | . 7 | | Table 4. | ESD protection | | | Table 5. | Temperature ranges and thermal data | . 9 | | Table 6. | Supply electrical characteristics | . 9 | | Table 7. | Key electrical characteristics | 10 | | Table 8. | Digital pins characteristics | 10 | | Table 9. | Digital output pins characteristics | 11 | | Table 10. | VDD output electrical characteristics | 11 | | Table 11. | Reset function electrical characteristics | 12 | | Table 12. | VDD_TRK output electrical characteristics | 13 | | Table 13. | VDD_SB output electrical characteristics | 13 | | Table 14. | HS_OUT output electrical characteristics | 14 | | Table 15. | Injector driver electrical characteristic | 15 | | Table 16. | Relay driver characteristics | | | Table 17. | Current limited LSD driver characteristics | 17 | | Table 18. | Tachometer driver electrical characteristics | 18 | | Table 19. | Stepper motor driver electrical characteristics | 18 | | Table 20. | O2 sensor heater driver characteristics | 20 | | Table 21. | Variable reluctance sensor interface electrical characteristics | | | Table 22. | K-Line interface electrical characteristics | 22 | | Table 23. | SPI characteristics and timings | 23 | | Table 24. | A outputs working conditions | 25 | | Table 25. | Data in (DIN) words content | | | Table 26. | Data in command bits structure | | | Table 27. | Data in VRS hysteresis | | | Table 28. | Data out (DOUT) words content | | | Table 29. | Two bits diagnosis (normal drivers) | | | Table 30. | Three bits diagnosis (bridge stage) | | | Table 31. | Peak voltage detector precision | 37 | | Table 32. | Hysteresis threshold precision | | | Table 33. | Values for IPx and INx current generators for each low side | 41 | | Table 34. | Bill of material | | | Table 35. | TQFP 10x10 64L exposed pad down package mechanical data | 46 | | Table 36 | Document revision history | 50 | # **List of figures** | Figure 1. | Block diagram | . 3 | |------------|-----------------------------------------------------------------------------|-----| | Figure 2. | Pin connection (top view) | . 4 | | Figure 3. | Input threshold | 10 | | Figure 4. | Key block diagram | 10 | | Figure 5. | 5 V main regulator block diagram | 12 | | Figure 6. | Reset | | | Figure 7. | 5 V tracking regulator block diagram | 13 | | Figure 8. | 5 V standby regulator block diagram | 14 | | Figure 9. | High-side driver block diagram | 15 | | Figure 10. | Low-side driver block diagram | 16 | | Figure 11. | Low-side timing diagram (injectors, relays, current limited LSD, tach, O2H) | 16 | | Figure 12. | Stepper motor driver block diagram | 19 | | Figure 13. | Stepper motor operations | 20 | | Figure 14. | VRS block diagram | 22 | | Figure 15. | K-line block diagram | 23 | | Figure 16. | SO loading for disable time measurement | 24 | | Figure 17. | SPI timing diagram | 24 | | Figure 18. | Current generator block diagram | | | Figure 19. | Power-up sequence | | | Figure 20. | Power-down sequence | 27 | | Figure 21. | An example of under and over voltage time diagram | 30 | | Figure 22. | Low side driver diagnosis time diagram | 31 | | Figure 23. | Low side driver diagnosis I-V relationship | 32 | | Figure 24. | Current limited low side driver diagnosis time diagram | | | Figure 25. | Stepper motor driver diagnosis time diagram | 34 | | Figure 26. | Stepper motor driver diagnosis I-V relationship | | | Figure 27. | VRS diagnosis I-V relationship | 35 | | Figure 28. | VRS typical characteristics | 35 | | Figure 29. | VRS interface structure | | | Figure 30. | Auto-adaptive hysteresis block diagram | | | Figure 31. | Hysteresis output voltage level | | | Figure 32. | Input-output behaviour of VRS interface | | | Figure 33. | Auto-adaptative time filter behaviour 1 | | | Figure 34. | Auto-adaptative time filter behaviour 2 | | | Figure 35. | Low side drivers slew rate implementation | | | Figure 36. | Low side drivers slew rate | | | Figure 37. | O2H low side driver slew rate | | | Figure 38. | Application circuit | | | Figure 39. | TQFP 10x10 64L exposed pad down package outline | 45 | | Figure 40 | Pacammanded footprint | 40 | DS12175 - Rev 5 page 54/55 #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2020 STMicroelectronics - All rights reserved DS12175 - Rev 5 page 55/55