# Multiple-Phase Controller with SVID Interface for Desktop and Notebook CPU Applications The NCP81143 Multi-Phase buck solution is optimized for Intel VR12.5 compatible CPUs with user configurations of 3/2/1 phases this controllers combines true differential voltage sensing, differential inductor DCR current sensing, input voltage feed-forward, and adaptive voltage positioning to provide accurately regulated power for both Desktop and Notebook applications. The control system is based on Dual-Edge pulse-width modulation (PWM) combined with DCR current sensing providing the fastest initial response to dynamic load events at reduced system cost. They have the capability to shed to single phase during light load operation and can auto frequency scale in light load conditions while maintaining excellent transient performance. The NCP81143 offers two internal MOSFET drivers with a single external PWM signal. High performance operational error amplifiers are provided to simplify compensation of the system. Patented Dynamic Reference Injection further simplifies loop compensation by eliminating the need to compromise between closed–loop transient response and Dynamic VID performance. Patented Total Current Summing provides highly accurate digital current monitoring. ## **Features** - NCP81143 and Meets Intel® VR12.5 specifications - Current Mode Dual Edge Modulation for Fastest Initial Response to Transient Loading - High Performance Operational Error Amplifier - Digital Soft Start Ramp - Dynamic Reference Injection - Accurate Total Summing Current Amplifier - Dual High Impedance Differential Voltage and Total Current Sense Amplifiers - Phase-to-Phase Dynamic Current Balancing - "Lossless" DCR Current Sensing for Current Balancing - True Differential Current Balancing Sense Amplifiers for Each Phase - Adaptive Voltage Positioning (AVP) - Switching Frequency Range of 200 kHz –1 MHz - Vin range 4.5 V to 25 V - Startup into Pre-Charged Loads While Avoiding False OVP ## ON Semiconductor® http://onsemi.com ## MARKING DIAGRAM #### QFN36 CASE 485CC NCP 81143 AWLYYWW• = Assembly Location WL = Wafer Lot YY = Year WW = Work Week Pb-Free Package (Note: Microdot may be in either location) ## **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 33 of this data sheet. - Power Saving Phase Shedding - Vin Feed Forward Ramp Slope - Pin Programming for Internal SVID parameters - Over Voltage Protection (OVP) & Under Voltage Protection (UVP) - Over Current Protection (OCP) - VR-RDY Output with Internal Delays - These are Pb-Free Devices #### **Applications** • Desktop & Notebook Processors Figure 1. Block Diagram for NCP81143 Figure 2. Reference Schematic Figure 3. Power Stage Schematic Figure 4. NCP81143 Pin Configuration ## NCP81143 SINGLE ROW PIN DESCRIPTIONS | Pin No. | Symbol | Description | |---------|-----------|---------------------------------------------------------------------------------------------------------------------------------| | 1 | ENABLE | Logic input. Logic high enables both outputs and logic low disables both outputs | | 2 | VR_HOT# | Thermal logic output for over temperature | | 3 | SDIO | Serial VID data interface | | 4 | ALERT# | Serial VID ALERT#. | | 5 | SCLK | Serial VID clock | | 6 | VR_RDY | Open drain output. High indicates that the output is regulating | | 7 | ROSC | A resistance from this pin to ground programs the oscillator frequency | | 8 | TSENSE | Temp Sense input for the multiphase converter | | 9 | INT_SEL | An input pin to adjust programmable integrator setting. During start up it is used to program INT_SEL with a resistor to ground | | 10 | BST1 | High-Side bootstrap supply for phase 1. | | 11 | HG1 | High side gate driver output for phase 1 | | 12 | SW1 | Current return for high side gate driver 1 | | 13 | LG1 | Low-Side gate driver output for phase 1 | | 14 | PGND | Power Ground for gate drivers | | 15 | PVCC | Power Supply for gate drivers | | 16 | LG3 | Low-Side gate driver output for phase 3 | | 17 | SW3 | Current return for high side gate driver 3 | | 18 | HG3 | High side gate driver output for phase 3 | | 19 | BST3 | High-Side bootstrap supply for phase 3 | | 20 | PWM2/IMAX | Phase 2 PWM output. Also as ICC_MAX Input Pin. During start up it is used to program ICC_MAX with a resistor to ground | | 21 | DRON | Bidirectional gate drive enable output | ## NCP81143 SINGLE ROW PIN DESCRIPTIONS | Pin No. | Symbol | Description | |---------|-----------|-----------------------------------------------------------------------------------------------------------------------------------| | 22 | CSP1 | Non-inverting input to current balance sense amplifier for phase 1 | | 23 | CSP2 | Non-inverting input to current balance sense amplifier for phase 2 | | 24 | CSP3 | Non-inverting input to current balance sense amplifier for phase 3 | | 25 | CSREF | Total output current sense amplifier reference voltage input | | 26 | CSSUM | Inverting input of total current sense amplifier | | 27 | CSCOMP | Output of total current sense amplifier | | 28 | ILIM | Over current shutdown threshold setting. Resistor to CSCOMP to set threshold | | 29 | IOUT | Total output current monitor. | | 30 | VRMP | Feed-forward input of Vin for the ramp slope compensation. The current fed into this pin is used to control the ramp of PWM slope | | 31 | COMP | Output of the error amplifier and the inverting inputs of the PWM comparators | | 32 | FB | Error amplifier voltage feedback | | 33 | DIFFOUT | Output of the differential remote sense amplifier | | 3 | VSN | Inverting input to differential remote sense amplifier | | 35 | VSP | Non-inverting input to the differential remote sense amplifier | | 36 | VCC | Power for the internal control circuits. A decoupling capacitor is connected from this pin to ground | | 37 | FLAG /GND | Analog Ground | # **ABSOLUTE MAXIMUM RATINGS** # **ELECTRICAL INFORMATION** | Pin Symbol | V <sub>MAX</sub> | V <sub>MIN</sub> | |----------------|-----------------------------------------------------|----------------------------------------| | COMP | V <sub>CC</sub> + 0.3 V | -0.3 V | | CSCOMP | V <sub>CC</sub> + 0.3 V | -0.3 V | | VSN | GND + 300 mV | GND – 300 mV | | DIFFOUT | V <sub>CC</sub> + 0.3 V | -0.3 V | | VR_RDY | V <sub>CC</sub> + 0.3 V | -0.3 V | | VCC | 6.5 V | -0.3 V | | ROSC | V <sub>CC</sub> + 0.3 V | -0.3 V | | IOUT | 2.0 V | -0.3 V | | VRMP | +25 V | -0.3 V | | SW | 35 V<br>40 V ≤ 50 ns | –5 V<br>–10 V ≤ 200 ns | | BST | 35 V wrt/ GND 40 V ≤ 50 ns wrt/GND<br>6.5 V wrt/ SW | -0.3 V wrt/SW | | LG | V <sub>CC</sub> + 0.3 V | -0.3 V<br>-5 V ≤ 200 ns | | HG | BST + 0.3 V | –0.3 V wrt/ SW<br>–2 V ≤ 200 ns wrt/SW | | All Other Pins | V <sub>CC</sub> + 0.3 V | -0.3 V | <sup>\*</sup>All signals referenced to GND unless noted otherwise. # THERMAL INFORMATION | Description | Symbol | Тур | Unit | |-----------------------------------------------|------------------|--------------|------| | Thermal Characteristic QFN Package (Note 1) | $R_{ hetaJA}$ | 68 | °C/W | | Operating Junction Temperature Range (Note 2) | TJ | -10 to +125 | °C | | Operating Ambient Temperature Range | | -40 to +125 | °C | | Maximum Storage Temperature Range | T <sub>STG</sub> | – 40 to +150 | °C | | Moisture Sensitivity Level<br>QFN Package | MSL | 1 | | <sup>\*</sup>The maximum package power dissipation must be observed. 1. JESD 51–5 (1S2P Direct–Attach Method) with 0 LFM 2. JESD 51–7 (1S2P Direct–Attach Method) with 0 LFM # NCP81143 ELECTRICAL CHARACTERISTICS Unless otherwise stated: –40°C < $T_A$ < 125°C; $V_{CC}$ = 5 V; $C_{VCC}$ = 0.1 $\mu F$ | Parameter | Test Conditions | Min | Тур | Max | Unit | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|-----|------|------| | ERROR AMPLIFIER | | | | | | | Input Bias Current | @ 1.3 V | -400 | | 400 | nA | | Open Loop DC Gain | CL = 20 pF to GND,<br>RL = 10 k $\Omega$ to GND | | 80 | | dB | | Open Loop Unity Gain Bandwidth | CL = 20 pF to GND,<br>RL = 10 kΩ to GND | | 20 | | MHz | | Slew Rate | $\Delta V$ in = 100 mV, G = -10 V/V,<br>$\Delta V$ out = 1.5 V - 2.5 V,<br>CL = 20 pF to GND,<br>DC Load = 10k to GND | | 20 | | V/µs | | Maximum Output Voltage | I <sub>SOURCE</sub> = 2.0 mA | 3.5 | | | V | | Minimum Output Voltage | I <sub>SINK</sub> = 2.0 mA | | | 1 | V | | DIFFERENTIAL SUMMING AMPLIFIER | | | | | | | Input Bias Current | VSP,VSN = 1.3 V | -25 | | 25 | μΑ | | VSP Input Voltage Range | | -0.3 | | 3.0 | V | | VSN Input Voltage Range | | -0.3 | | 0.3 | V | | -3dB Bandwidth | CL = 20 pF to GND,<br>RL = 10 kΩ to GND | | 10 | | MHz | | Closed Loop DC gain | VS+ to VS- = 0.5 to 1.3 V | | 1.0 | | V/V | | CURRENT SUMMING AMPLIFIER | | | | | | | Offset Voltage (Vos), (Note 3) | | -300 | | 300 | μV | | Input Bias Current | CSSUM = CSREF= 1 V | -5 | | 5 | μΑ | | Open Loop Gain | | | 80 | | dB | | Current Sense Unity Gain Bandwidth | $C_L$ = 20 pF to GND,<br>$R_L$ = 10 kΩ to GND | | 10 | | MHz | | CURRENT BALANCE AMPLIFIER | | | | | | | Maximum CSCOMP Output Voltage | I <sub>SOURCE</sub> = 2 mA | 3.5 | | | V | | Minimum CSCOMP Output Voltage | I <sub>SINK</sub> = 500 μA | | | 0.1 | V | | Input Bias Current | CSP <sub>1-3</sub> = CSREF = 1.2 | -50 | | 50 | nA | | Common Mode Input Voltage Range | CSPx = CSREF | 0 | | 2.3 | V | | Differential Mode Input Voltage Range | CSREF = 1.2 V | -100 | | 100 | mV | | Input Offset Voltage Matching | CSPx = CSREF = 1.2 V,<br>Measured from the average | -1.5 | | 1.5 | mV | | Current Sense Amplifier Gain | 0 V < CSPx - CSREF < 0.1 V, | 5.7 | 6.0 | 6.3 | V/V | | Multiphase Current Sense Gain Matching | CSREF= CSP = 10 mV to 30 mV | -3 | | 3 | % | | -3dB Bandwidth | | | 8 | | MHz | | INPUT SUPPLY | | | | | | | Supply Voltage Range | | 4.75 | | 5.25 | V | | VCC Quiescent Current | EN = high, PS0,1,2 Mode | | 20 | | mA | | | EN = high, PS3 Mode | | 11 | | mA | | | EN = I ow | | 50 | | μΑ | | UVLO Threshold | VCC rising | | | 4.5 | V | | | VCC falling | 4 | | | V | | VCC UVLO Hysteresis | | | 160 | | mV | <sup>3.</sup> Guaranteed by design or characterization data, not in production test. # NCP81143 ELECTRICAL CHARACTERISTICS Unless otherwise stated: –40°C < $T_A$ < 125°C; $V_{CC}$ = 5 V; $C_{VCC}$ = 0.1 $\mu F$ | Parameter | Test Conditions | Min | Тур | Max | Unit | |---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-----------------|---------------| | INPUT SUPPLY | | | | | | | UVLO Threshold | VRMP Rising | | | 4.25 | V | | | VRMP Falling | 3 | | | V | | DAC SLEW RATE | | | | | | | Soft start slew rate | | | 2.5 | | mv/μs | | Slew Rate Slow | | | 2.5 | | mv/μs | | Slew Rate Fast | | | 10 | | mv/μs | | ENABLE INPUT | | | | | | | Enable High Input Leakage Current | External 1k pull-up to 3.3 V | | | 1.0 | μΑ | | Upper Threshold | $V_{UPPER}$ | 0.8 | | | V | | Lower Threshold | V <sub>LOWER</sub> | | | 0.3 | V | | Total Hysteresis | V <sub>UPPER</sub> – V <sub>LOWER</sub> | | 90 | | mV | | Enable Delay Time | Measure time from Enable transitioning<br>HI to when DRON goes high | | | 2.5 | ms | | DRON | | • | • | • | • | | Output High Voltage | Sourcing 500 μA | 3.0 | | | V | | Output Low Voltage | Sinking 500 μA | | | 0.1 | V | | Rise Time | CL (PCB) = 20 pF, | | 300 | | ns | | Fall Time | ΔVo = 10% to 90% | | 10 | | | | Internal Pull Down Resistance | EN = Low | | 70 | | kΩ | | IOUT OUTPUT | | - | • | • | • | | Input Referred Offset Voltage | llimit to CSREF | -3.5 | | 3.5 | mV | | Output Source Current | llimit sink current = 80 μA | | | 850 | μΑ | | Current Gain | (IOUT <sub>CURRENT</sub> ) / (ILIMIT <sub>CURRENT</sub> ),<br>R <sub>ILIM</sub> = 20k, R <sub>IOUT</sub> = 5.0k,<br>DAC = 0.8 V, 1.25 V, 1.52 V | 9.67 | 10 | 10.32 | | | OSCILLATOR | | | | | | | Switching Frequency Range | | 220 | | 1000 | KHz | | 3 Phase Operation | | | | 1000 | kHz | | OUTPUT OVER VOLTAGE & UNDER VOLTAGE PR | ROTECTION (OVP & UVP) | | | | 1 | | Absolute Over Voltage Threshold During Soft Start | CSREF | | 2.9 | | V | | Over Voltage Threshold Above DAC | VSP rising | 350 | 400 | 425 | mV | | Over Voltage Delay | VSP rising to PWMx low | | 50 | | ns | | Under Voltage | Ckt in development | | 300 | | mV | | Under-voltage Delay | Ckt in development | | 5 | | μs | | VR12.5 DAC | | • | • | • | • | | System Voltage Accuracy | -40°C - +125°C<br>1.5 V ≤ DAC < 3.04 V<br>1.0 V< DAC < 1.49 V<br>0.5 V <dac 0.99="" <="" td="" v<=""><td>-0.9<br/>-14<br/>-14</td><td></td><td>0.9<br/>14<br/>14</td><td>%<br/>mV<br/>mV</td></dac> | -0.9<br>-14<br>-14 | | 0.9<br>14<br>14 | %<br>mV<br>mV | | OVERCURRENT PROTECTION | • | | • | | | | ILIM Threshold Current (OCP shutdown after 50 μs delay) | (PS0) Rlim = 20k | 9.0 | 10 | 11.0 | μΑ | 3. Guaranteed by design or characterization data, not in production test. # NCP81143 ELECTRICAL CHARACTERISTICS Unless otherwise stated: –40°C < $T_A$ < 125°C; $V_{CC}$ = 5 V; $C_{VCC}$ = 0.1 $\mu F$ | Parameter | Test Conditions | Min | Тур | Max | Unit | |---------------------------------------------------------|----------------------------------------------------------------------------------------|------|------|----------|------| | OVERCURRENT PROTECTION | • | • | • | • | • | | ILIM Threshold Current (immediate OCP shutdown) | (PS0) Rlim = 20k | 13.5 | 15 | 16.5 | μА | | ILIM Threshold Current (OCP shutdown after 50 μs delay) | (PS1, PS2, PS3) Rlim = 20k,<br>N = number of phases in PS0 mode | | 10/N | | μΑ | | ILIM Threshold Current (immediate OCP shutdown) | (PS1, PS2, PS3) Rlim = 20k,<br>N = number of phases in PS0 mode | | 15/N | | μΑ | | MODULATORS (PWM Comparators) | | | | | | | 0% Duty Cycle | COMP voltage when the PWM outputs remain LO | | 1.3 | | V | | 100% Duty Cycle | COMP voltage when the PWM outputs remain HI VRMP = 12.0 V | | 2.5 | | ٧ | | PWM Ramp Duty Cycle Matching | COMP = 2 V, PWM Ton matching | | 1 | | % | | PWM Phase Angle Error | Between adjacent phases | | ±5 | | 0 | | Ramp Feed-forward Voltage range | | 5 | | 20 | V | | VR_HOT# | | | | | | | Output Low Voltage | I_VRHOT = -4 mA | | | 0.3 | V | | Output Leakage Current | High Impedance State | -1.0 | | 1.0 | μΑ | | TSENSE | • | | | | | | Alert# Assert Threshold | NTC=100k in parallel with 8.2k @ 97C | | 491 | | mV | | Alert# De-assert Threshold | NTC=100k in parallel with 8.2k = 94C | | 513 | | mV | | VRHOT Assert Threshold | NTC=100k in parallel with 8.2k = 100C | | 472 | | mV | | VRHOT Rising Threshold | NTC=100k in parallel with 8.2k = 97C | | 494 | | mV | | TSENSE Bias Current | -10°C to 85°C<br>-40°C to 100°C | 115 | 120 | 125 | μΑ | | ADC | | | | | | | Voltage Range | | 0 | | 2 | V | | Total Unadjusted Error (TUE) | | -1 | | 1 | % | | Differential Nonlinearity (DNL) | 8-bit | | | 1 | LSB | | Power Supply Sensitivity | | | ±1 | | % | | Conversion Time | | | 30 | | μs | | Round Robin | | | 90 | | μs | | VR_RDY, (Power Good) OUTPUT | | | | | | | Output Low Saturation Voltage | $I_{VR\_RDY} = 4 \text{ mA},$ | | | 0.3 | V | | Rise Time | External pull–up of 1 k $\Omega$ to 3.3 V, $C_{TOT}$ = 45 pF, $\Delta$ Vo = 10% to 90% | | 250 | | ns | | Fall Time | External pull–up of 1 k $\Omega$ to 3.3 V, $C_{TOT}$ = 45 pF, $\Delta$ Vo = 90% to 10% | | 30 | | ns | | Output Voltage at Power-up | VR_RDY pulled up to 5 V via 2 kΩ | | | 1.0 | V | | Output Leakage Current When High | VR_RDY = 5.0 V | -1.0 | | 1.0 | μΑ | | VR_RDY Delay (rising) | DAC = TARGET to VR_RDY | | 50 | | μs | | VR_RDY Delay (falling) | From OCP or OVP | | 5 | | μs | | VR_REDY Delay (falling) | From OCP | | 50 | <u> </u> | μs | <sup>3.</sup> Guaranteed by design or characterization data, not in production test. # NCP81143 ELECTRICAL CHARACTERISTICS Unless otherwise stated: –40°C < $T_A$ < 125°C; $V_{CC}$ = 5 V; $C_{VCC}$ = 0.1 $\mu F$ | Parameter | Test Conditions | Min | Тур | Max | Unit | |----------------------------------------------------|-----------------------------------------------------------|------------------------|------------|------|------| | PWM OUTPUTS | • | - | - | • | • | | Output High Voltage | Sourcing 500 μA | V <sub>CC</sub> – 0.2V | | | ٧ | | Output Mid Voltage | No Load, SetPS = 02 | 1.9 | 2.0 | 2.1 | V | | Output Low Voltage | Sinking 500 μA | | | 0.7 | V | | Rise and Fall Time | CL (PCB) = 50 pF,<br>$\Delta$ Vo = GND to V <sub>CC</sub> | | 10 | | ns | | PHASE DETECTION | | | | | | | CSP Pin Threshold voltage | | 4.5 | | | V | | Phase Detect Timer | | | 100 | | μs | | SCLK, SDIO | | | | | | | V <sub>IL</sub> | Input Low Voltage | | | 0.45 | V | | V <sub>IH</sub> | Input High Voltage | 0.65 | | | V | | V <sub>OH</sub> | Output High Voltage | | 1.05 | | V | | Leakage Current | | -1 | | 1 | μΑ | | Pad Capacitance, (Note 3) | | | | 4.0 | pF | | VR clock to data delay (Tco), (Note 3) | | 4 | | 8.3 | ns | | Setup time (Tsu), (Note 3) | | 7 | | | ns | | Hold time (Thld), (Note 3) | | 14 | | | ns | | HIGH-SIDE MOSFET DRIVER | | | | | | | Pull-up Resistance, Sourcing Current | BST = PVCC | | 1.2 | 3.1 | Ω | | High Side Driver Sourcing Current | BST = PVCC | | 4.17 | | Α | | Pull-down Resistance, Sinking Current | BST = PVCC | | 0.8 | 2.5 | Ω | | High Side Driver Sinking Current | BST = PVCC | | 6.25 | | Α | | HGx Rise Time | VCC = 5 V, 3 nF load, BST-SW = 5 V | 6 | 16 | 30 | ns | | HGx Fall Time | VCC = 5 V, 3 nF load, BST-SW = 5 V | 6 | 11 | 30 | ns | | HGx Turn on Propagation Delay tpdh <sub>DRVH</sub> | CLOAD = 3 nF | + | 30 | 47 | ns | | SWx Pull-Down Resistance | SW to PGND | | 2 | | kΩ | | LOW-SIDE MOSFET DRIVER | | | | | | | Pull-up Resistance, Sourcing Current | | | 0.9 | 3.4 | Ω | | Low Side Driver Sourcing Current | | | 5.56 | | Α | | Pull-down Resistance, Sinking Current | | | 0.4 | 2.0 | Ω | | Low Side Driver Sinking Current | | | 12.5 | | Α | | LGx Rise Time | 3 nF load | 6 | 16 | 30 | ns | | LGx Fall Time | 3 nF load | 6 | 11 | 30 | ns | | LGx Turn-On Propagation<br>Delay tpdhDRVL | CLOAD = 3 nF | | 11 | 30 | ns | | PVCC Quiescent Current | EN = L (Shutdown)<br>EN = H, no switching | | 1.0<br>490 | 15 | μΑ | | BOOTSTRAP ON RESISTANCE | | | | | | | ON Resistance | EN = L or EN = H with DRVL = H | 5 | 9 | 21 | Ω | | | | | | | | <sup>3.</sup> Guaranteed by design or characterization data, not in production test. NOTE: Timing is referenced to the 90% and the 10% points, unless otherwise stated. Figure 5. Driver Timing Diagram Table 1. VR12.5 VID CODES | VID7 | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VIDO | Voltage<br>(V) | HEX | |------|------|------|------|------|------|------|------|----------------|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | OFF | 00 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0.5 | 01 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0.51 | 02 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0.52 | 03 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0.53 | 04 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0.54 | 05 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0.55 | 06 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0.56 | 07 | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0.57 | 08 | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0.58 | 09 | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0.59 | 0A | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0.60 | 0B | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0.61 | 0C | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0.62 | 0D | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0.63 | 0E | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0.64 | 0F | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0.65 | 10 | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0.66 | 11 | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0.67 | 12 | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0.68 | 13 | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0.69 | 14 | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0.70 | 15 | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0.71 | 16 | Table 1. VR12.5 VID CODES | VID7 | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 | Voltage<br>(V) | HEX | |------|------|------|------|------|------|------|------|----------------|-----| | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0.72 | 17 | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0.73 | 18 | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0.74 | 19 | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0.75 | 1A | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0.76 | 1B | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0.77 | 1C | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0.78 | 1D | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0.79 | 1E | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0.80 | 1F | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0.81 | 20 | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0.82 | 21 | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0.83 | 22 | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0.84 | 23 | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0.85 | 24 | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0.86 | 25 | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0.87 | 26 | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0.88 | 27 | | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0.89 | 28 | | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0.9 | 29 | | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0.91 | 2A | | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0.92 | 2B | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0.93 | 2C | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0.94 | 2D | | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0.95 | 2E | | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0.96 | 2F | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0.97 | 30 | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0.98 | 31 | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0.99 | 32 | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 33 | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1.01 | 34 | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1.02 | 35 | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1.03 | 36 | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1.04 | 37 | | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1.05 | 38 | | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1.06 | 39 | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1.07 | ЗА | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1.08 | 3B | | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1.09 | зС | | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1.1 | 3D | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1.11 | 3E | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1.12 | 3F | Table 1. VR12.5 VID CODES | VID7 | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 | Voltage<br>(V) | HEX | |------|------|------|------|------|------|------|------|----------------|-----| | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1.13 | 40 | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1.14 | 41 | | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1.15 | 42 | | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1.16 | 43 | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1.17 | 44 | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1.18 | 45 | | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1.19 | 46 | | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1.2 | 47 | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1.21 | 48 | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1.22 | 49 | | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1.23 | 4A | | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1.24 | 4B | | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1.25 | 4C | | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1.26 | 4D | | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1.27 | 4E | | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1.28 | 4F | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1.29 | 50 | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1.3 | 51 | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1.31 | 52 | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1.32 | 53 | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1.33 | 54 | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1.34 | 55 | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1.35 | 56 | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1.36 | 57 | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1.37 | 58 | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1.38 | 59 | | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1.39 | 5A | | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1.4 | 5B | | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1.41 | 5C | | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1.42 | 5D | | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1.43 | 5E | | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1.44 | 5F | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1.45 | 60 | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1.46 | 61 | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1.47 | 62 | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1.48 | 63 | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1.49 | 64 | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1.5 | 65 | | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1.51 | 66 | | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1.52 | 67 | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1.53 | 68 | Table 1. VR12.5 VID CODES | VID7 | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 | Voltage<br>(V) | HEX | |------|------|------|------|------|------|------|------|----------------|-----| | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1.54 | 69 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1.55 | 6A | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1.56 | 6B | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1.57 | 6C | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1.58 | 6D | | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1.59 | 6E | | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1.6 | 6F | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1.61 | 70 | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1.62 | 71 | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1.63 | 72 | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1.64 | 73 | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1.65 | 74 | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1.66 | 75 | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1.67 | 76 | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1.68 | 77 | | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1.69 | 78 | | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1.7 | 79 | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1.71 | 7A | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1.72 | 7B | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1.73 | 7C | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1.74 | 7D | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1.75 | 7E | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1.76 | 7F | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1.77 | 80 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1.78 | 81 | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1.79 | 82 | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1.8 | 83 | | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1.81 | 84 | | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1.82 | 85 | | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1.83 | 86 | | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1.84 | 87 | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1.85 | 88 | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1.86 | 89 | | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1.87 | 8A | | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1.88 | 8B | | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1.89 | 8C | | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1.9 | 8D | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1.91 | 8E | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1.92 | 8F | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1.93 | 90 | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1.94 | 91 | Table 1. VR12.5 VID CODES | VID7 | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 | Voltage<br>(V) | HEX | |------|------|------|------|------|------|------|------|----------------|-----| | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1.95 | 92 | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1.96 | 93 | | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1.97 | 94 | | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1.98 | 95 | | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1.99 | 96 | | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 2 | 97 | | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 2.01 | 98 | | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 2.02 | 99 | | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 2.03 | 9A | | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 2.04 | 9B | | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 2.05 | 9C | | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 2.06 | 9D | | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 2.07 | 9E | | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 2.08 | 9F | | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 2.09 | A0 | | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 2.1 | A1 | | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 2.11 | A2 | | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 2.12 | A3 | | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 2.13 | A4 | | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 2.14 | A5 | | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 2.15 | A6 | | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 2.16 | A7 | | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 2.17 | A8 | | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 2.18 | A9 | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 2.19 | AA | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 2.2 | AB | | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 2.21 | AC | | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 2.22 | AD | | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 2.23 | AE | | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 2.24 | AF | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 2.25 | В0 | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 2.26 | B1 | | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 2.27 | B2 | | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 2.28 | В3 | | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 2.29 | B4 | | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 2.3 | B5 | Figure 6. Startup Timing Figure 7. Disable Timing | | Min | Тур | Max | |----|------|-------|-----------| | TA | | | 5 ms | | ТВ | | | Slew rate | | TC | 0 μs | | 6 μs | | TD | 0 μs | | 1 μs | | TE | | | 500 ns | | TF | | 10 ms | | Figure 8. # STATE TRUTH TABLE | State | VR_RDY Pin | Error AMP Comp Pin | OVP & UVP | DRON Pin | Method of<br>Reset | |-----------------------------------------------------------------------|------------------------------------------------------|--------------------|----------------------|--------------------------------------|----------------------------------------| | POR<br>0 < VCC < UVLO | N/A | N/A | N/A | Resistive pull down | | | Disabled<br>EN < threshold<br>UVLO >threshold | Low | Low | Disabled | Low | | | Start up Delay & Calibration EN > threshold UVLO > threshold | Low | Low | Disabled | Low | | | DRON Fault<br>EN > threshold<br>UVLO > threshold<br>DRON < threshold | Low | Low | Disabled | Resistive pull up | Driver must<br>release DRON<br>to high | | Soft Start<br>EN > threshold<br>UVLO > threshold<br>DRON > High | Low | Operational | Active /<br>No latch | High | | | Normal Operation<br>EN > threshold<br>UVLO > threshold<br>DRON > High | High | Operational | Active /<br>Latching | High | N/A | | Over Voltage | Low | N/A | DAC +<br>400 mV | High | | | Over Current | Low | Operational | Last DAC<br>Code | Low | | | VID Code = 00h | Low: if Reg34h:bit0 = 0;<br>High:if Reg34h:bit0 = 1; | Clamped at 0.9 V | Disabled | High,<br>PWM outputs in<br>low state | | Figure 9. State Diagram #### General The NCP81143 is a three phase dual edge modulated multiphase PWM controller, with a serial SVID control interface. The NCP81143 is optimized to meet Intel's VR12.5 Specifications and implements PS0, PS1, PS2 and PS3 power saving states. It is designed to work in notebook, desktop, and server applications. | Power Status | PWM Output Operating Mode | | | |--------------|-----------------------------------------------------------|--|--| | PS0 | Multi-phase PWM interleaving output | | | | PS1 | Single-phase RPM CCM mode (PWM1 only, PWM2~3 stay in Mid) | | | | PS2 | Single-phase RPM DCM mode (PWM1 only, PWM2~3 stay in Mid) | | | | PS3 | Single-phase RPM DCM mode (PWM1 only, PWM2~3 stay in Mid) | | | The NCP81143 has two integrated drivers and one external PWM signal. Internally, there are 2 PWM signals: PWM1/3, DRV1 is driven by PWM1, DRV3 is driven by PWM3, and the third phase has a PWM output, PWM2, to dive an external driver such as the NCP81151. | Phase | PWM Output | |-------|--------------| | 3 | Internal PWM | | 2 | External PWM | | 1 | Internal PWM | #### Serial VID interface (SVID) The Serial VID Interface (SVID Interface) is a three wire digital interface used to transfer power management information between the CPU (Master) and the NCP81143. The 3 wires are clock (SCLK), data (SDIO) and ALERT#. The SCLK is unidirectional and generated by the master. The SDIO is bi-directional, used for transferring data from the CPU to the NCP81143 and from the NCP81143 to the CPU. The ALERT# is an open drain output from the NCP8110 to signal to the master that the Status Register should be read. SCLK, SDIO and ALERT# should be pulled high to CPU I/O voltage Vtt (which is typically 1.0 to 1.1 V) using 55 $\Omega$ Resistors. The SVID bus will operate at a max frequency of 43 MHz. VID code change is supported by SVID interface with three options as below: | Option | SVID<br>Command<br>Code | Feature Description for NCP81143 | Register Address<br>(Indicating the slew rate of<br>VID code change) | |--------------|-------------------------|-----------------------------------------------|----------------------------------------------------------------------| | SetVID_Fast | 01h | >10 mV/μs VID code change slew rate | 24h | | SetVID_Slow | 02h | =1/4 of SetVID_Fast VID code change slew rate | 25h | | SetVID_Decay | 03h | No control, VID code down | N/A | # **Serial VID** The NCP81143 supports the Intel serial VID interface. It communicates with the microprocessor through three wires (SCLK, SDIO, ALERT#). The table of supported registers is shown below. | Index | Name | Description | Access | Default | |-------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------| | 00h | Vendor ID | Uniquely identifies the VR vendor. The vendor ID assigned by Intel to ON Semiconductor is 0x1Ah | R | 0x1Ah | | 01h | Product ID | Uniquely identifies the VR product. The VR vendor assigns this number. | R | 0x13 | | 02h | Product Revision | Uniquely identifies the revision or stepping of the VR control IC. The VR vendor assigns this data. | R | 0x01 | | 03h | Product date code<br>ID | | R | 00 | | 05h | Protocol ID | Identifies the SVID Protocol the controller supports | R | 0x02 | | 06h | Capability | Informs the Master of the controller's Capabilities, 1 = supported, 0 = not supported Bit 7 = Iout_format. Bit 7 = 0 when 1A = 1LSB of Reg 15h. Bit 7 = 1 when Reg 15 FFh = Icc_Max. Default = 1 Bit 6 = ADC Measurement of Temp Supported = 1 Bit 5 = ADC Measurement of Pin Supported = 0 Bit 4 = ADC Measurement of Vin Supported = 0 Bit 3 = ADC Measurement of Iin Supported = 0 Bit 2 = ADC Measurement of Pout Supported = 1 Bit 1 = ADC Measurement of Vout Supported = 1 Bit 0 = ADC Measurement of Iout Supported = 1 | R | 0xC7 | | 10h | Status_1 | Data register read after the ALERT# signal is asserted. Conveying the status of the VR. | R | 00h | | 11h | Status_2 | Data register showing optional status_2 data. | R | 00h | | 12h | Temp zone | Data register showing temperature zones the system is operating in | R | 00h | | 15h | I_out | 8 bit binary word ADC of current. This register reads 0xFF when the output current is at Icc_Max | R | 01h | | 16h | V_out | 8 bit binary word ADC of output voltage, measured between VSP and VSN. LSB size is 8 mV | R | 01h | | 17h | VR_Temp | 8 bit binary word ADC of voltage. Binary format in °C, IE 100C = 64h. A value of 00h indicates this function is not supported | R | 01h | | 18h | P_out | 8 bit binary word representative of output power. The output voltage is multiplied by the output current value and the result is stored in this register. A value of 00h indicates this function is not supported | R | 01h | | 1Ch | Status 2 Last read | When the status 2 register is read its contents are copied into this register. The format is the same as the Status 2 Register. | R | 00h | | 21h | Icc_Max | Data register containing the Icc_Max the platform supports. The value is measured on the ICCMAX pin on power up and placed in this register. From that point on the register is read only. | R | 00h | | 22h | Temp_Max | Data register containing the max temperature the platform supports and the level VR_hot asserts. This value defaults to 100°C and programmable over the SVID Interface | R/W | 64h | | 24h | SR_fast | Slew Rate for SetVID_fast commands. Binary format in mV/us. | R | 0Ah | | 25h | SR_slow | Slew Rate for SetVID_slow commands. It is 16, 8, 4 or 2 times slower than the SR_fast rate. Binary format in mV/us | R | 02h | | 26h | Vboot | The Vboot is set at 1.7 V The controller will ramp to Vboot and hold at Vboot until it receives a new SVID SetVID command to move to a different voltage. | R | 00h | | 30h | Vout_Max | Programmed by master and sets the maximum VID the VR will support. If a higher VID code is received, the VR should respond with "not supported" acknowledge. VR 12.5/6 VID format. | RW | B5h | | 31h | VID setting | Data register containing currently programmed VID voltage. VID data format. | RW | 00h | | 32h | Pwr State | Register containing the current programmed power state. | RW | 00h | | Index | Name | Description | Access | Default | |-------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------| | 33h | Offset | Sets offset in VID steps added to the VID setting for voltage margining. Bit 7 is sign bit, 0 = positive margin, 1= negative margin. Remaining 7 BITS are # VID steps for margin 2s complement. 00h = no margin 01h = +1 VID step 02h = +2 VID steps FFh = -1 VID step FEh = -2 VID steps. | RW | 00h | | 34h | MultiVR Config | | | | #### **BOOT VOLTAGE PROGRAMMING** The Boot voltage for the NCP81143 is configured to 1.7 V. The Vboot value can be read back over the SVID interface in registers (0x26). ## INT\_SEL The remote Sense Amplifier output is applied to a Type III compensation network formed by the error amplifier and external tuning components. The non–inverting input of the error amplifier is connected to the same reference voltage used to bias the Remote sense amplifier output. The integrating function of the Type III feedback compensation is performed internally and does not require external capacitor CF1. Figure 10. Type III Compensation Initial tuning should be based on the traditional TYPE III compensation. When ideal Type III component values have been determined, the closest setting for the internal integrator us given by the following equation: INT\_SETTING = $$4.83 \times 10^{-12} \times RF \times Rin1 \times CF1$$ RF & Rin1 in ohms CF1 in nF Optimization of the traditional Type 3 compensation should be rechecked unin the closest Type 3 CF1 equivalent in order to deternone if readjustment of other component values are required. The Type III CF1 value that is equivalent to the integrator setting is given by the following equation: $$Cf1(nF) = 2.07 \times 10^5 \times INT\_Setting/(RF \times Rin1)$$ Table 2. RF = 5k and Rin = 1 $k\Omega$ | Resistor Range | Int_select Setting | Phase Count in PS1 | Equivalent Cf1 in Type III<br>Compensation | Equivalent Rf in Type III<br>Compensation | |-------------------|--------------------|--------------------|--------------------------------------------|-------------------------------------------| | 0 – 5.08 kΩ | 0000 | 1 | 43 pF | 5 kΩ | | 5.08 kΩ – 14.1 kΩ | 0001 | 1 | 82 pF | 5 kΩ | | 14.1 kΩ – 21.9 kΩ | 0010 | 1 | 160 pF | 5 kΩ | | 21.9 kΩ – 30.1 kΩ | 0011 | 1 | 330 pF | 5 kΩ | | 30.1 kΩ – 39.1 kΩ | 0100 | 1 | 430 pF | 5 kΩ | | 39.1 kΩ – 48.4 kΩ | 0101 | 1 | 510 pF | 5 kΩ | | 48.4 kΩ – 57.8 kΩ | 0110 | 1 | 680 pF | 5 kΩ | | 57.8 kΩ – 67.6 kΩ | 0111 | 1 | 1300 pF | 5 kΩ | | 67.6 kΩ – 78.1 kΩ | 1000 | 1 | 2700 pF | 5 kΩ | | 78.1 kΩ – 89.5 kΩ | 0000 | 2 | 43 pF | 5 kΩ | | 89.5 kΩ – 101 kΩ | 0001 | 2 | 82 pF | 5 kΩ | | 101 kΩ – 113 kΩ | 0010 | 2 | 160 pF | 5 kΩ | | 113 kΩ – 125 kΩ | 0011 | 2 | 330 pF | 5 kΩ | | 125 kΩ – 138 kΩ | 0100 | 2 | 430 pF | 5 kΩ | | 138 kΩ – 151 kΩ | 0101 | 2 | 510 pF | 5 kΩ | | 151 kΩ – 163 kΩ | 0110 | 2 | 680 pF | 5 kΩ | | 163 kΩ – 177 kΩ | 0111 | 2 | 1300 pF | 5 kΩ | | 177 kΩ – 193 kΩ | 1000 | 2 | 2700 pF | 5 kΩ | Table 3. RF = 7.5k and Rin = 1 $k\Omega$ | Resistor Range | Int_select Setting | Phase Count in PS1 | Equivalent Cf1 in Type III Compensation | Equivalent Rf in Type III<br>Compensation | |-------------------|--------------------|--------------------|-----------------------------------------|-------------------------------------------| | 0 – 5.08 kΩ | 0000 | 1 | 27 pF | 7.5 kΩ | | 5.08 kΩ – 14.1 kΩ | 0001 | 1 | 56 pF | 7.5 kΩ | | 14.1 kΩ – 21.9 kΩ | 0010 | 1 | 110 pF | 7.5 kΩ | | 21.9 kΩ – 30.1 kΩ | 0011 | 1 | 220 pF | 7.5 kΩ | | 30.1 kΩ – 39.1 kΩ | 0100 | 1 | 270 pF | 7.5 kΩ | | 39.1 kΩ – 48.4 kΩ | 0101 | 1 | 330 pF | 7.5 kΩ | | 48.4 kΩ – 57.8 kΩ | 0110 | 1 | 430 pF | 7.5 kΩ | | 57.8 kΩ – 67.6 kΩ | 0111 | 1 | 910 pF | 7.5 kΩ | | 67.6 kΩ – 78.1 kΩ | 1000 | 1 | 1800 pF | 7.5 kΩ | | 78.1 kΩ – 89.5 kΩ | 0000 | 2 | 27 pF | 7.5 kΩ | | 89.5 kΩ – 101 kΩ | 0001 | 2 | 56 pF | 7.5 kΩ | | 101 kΩ – 113 kΩ | 0010 | 2 | 110 pF | 7.5 kΩ | | 113 kΩ – 125 kΩ | 0011 | 2 | 220 pF | 7.5 kΩ | | 125 kΩ – 138 kΩ | 0100 | 2 | 270 pF | 7.5 kΩ | | 138 kΩ – 151 kΩ | 0101 | 2 | 330 pF | 7.5 kΩ | | 151 kΩ – 163 kΩ | 0110 | 2 | 430 pF | 7.5 kΩ | | 163 kΩ – 177 kΩ | 0111 | 2 | 910 pF | 7.5 kΩ | | 177 kΩ – 193 kΩ | 1000 | 2 | 1800 pF | 7.5 kΩ | Table 4. RF = 10k and Rin = 1 $k\Omega$ | Resistor Range | Int_select Setting | Phase Count in PS1 | Equivalent Cf1 in Type III<br>Compensation | Equivalent Rf in Type III<br>Compensation | |-------------------|--------------------|--------------------|--------------------------------------------|-------------------------------------------| | 0 – 5.08 kΩ | 0000 | 1 | 20 pF | 10 kΩ | | 5.08 kΩ – 14.1 kΩ | 0001 | 1 | 43 pF | 10 kΩ | | 14.1 kΩ – 21.9 kΩ | 0010 | 1 | 82 pF | 10 kΩ | | 21.9 kΩ – 30.1 kΩ | 0011 | 1 | 160 pF | 10 kΩ | | 30.1 kΩ – 39.1 kΩ | 0100 | 1 | 200 pF | 10 kΩ | | 39.1 kΩ – 48.4 kΩ | 0101 | 1 | 240 pF | 10 kΩ | | 48.4 kΩ – 57.8 kΩ | 0110 | 1 | 330 pF | 10 kΩ | | 57.8 kΩ – 67.6 kΩ | 0111 | 1 | 680 pF | 10 kΩ | | 67.6 kΩ – 78.1 kΩ | 1000 | 1 | 1300 pF | 10 kΩ | | 78.1 kΩ – 89.5 kΩ | 0000 | 2 | 20 pF | 10 kΩ | | 89.5 kΩ – 101 kΩ | 0001 | 2 | 43 pF | 10 kΩ | | 101 kΩ – 113 kΩ | 0010 | 2 | 82 pF | 10 kΩ | | 113 kΩ – 125 kΩ | 0011 | 2 | 160 pF | 10 kΩ | | 125 kΩ – 138 kΩ | 0100 | 2 | 200 pF | 10 kΩ | | 138 kΩ – 151 kΩ | 0101 | 2 | 240 pF | 10 kΩ | | 151 kΩ – 163 kΩ | 0110 | 2 | 330 pF | 10 kΩ | | 163 kΩ – 177 kΩ | 0111 | 2 | 680 pF | 10 kΩ | | 177 kΩ – 193 kΩ | 1000 | 2 | 1300 pF | 10 kΩ | For further explanation on the integrator setting and operation please refer to application note. ## **Boost Capacitor Refresh Mode** The NCP81143 include a boost capacitor refresh mode which aids the correct operation of inactive phase when exiting low power states. The mode is used where phases are shed in PS1,2 and 3 modes; in these cases it is possible that the drivers boost capacitor voltage, Vbst, may drop below 1.7 V. If this occurs the Boost capacitor charge will not be able to meet the gate source requirements for the first firing of the high side MOSFET when returning to PS0 power state. For further information on the operation of the boost capacitor refresh mode please see application note. #### **Remote Sense Amplifier** A high performance high input impedance true differential amplifier is provided to accurately sense the output voltage of the regulator. The VSP and VSN inputs should be connected to the regulator's output voltage sense points. The remote sense amplifier takes the difference of the output voltage with the DAC voltage and adds the droop voltage to $$V_{DIFFOUT} = (V_{VSP} - V_{VSN}) + (1.3 V - V_{DAC}) + (V_{DROOP} - V_{CSREF})$$ This signal then goes through a standard error compensation network and into the inverting input of the error amplifier. The non-inverting input of the error amplifier is connected to the same 1.3 V reference used for the differential sense amplifier output bias. ## **High Performance Voltage Error Amplifier** A high performance error amplifier is provided for high bandwidth transient performance. A standard type II compensation circuit is normally used to compensate the system. ## **Differential Current Feedback Amplifiers** Each phase has a low offset differential amplifier to sense that phase current for current balance. The inputs to the CSNx and CSPx pins are high impedance inputs. It is recommended that any external filter resistor RCSN does not exceed $10 \text{ k}\Omega$ to avoid offset issues with leakage current. It is also recommended that the voltage sense element be no less than $0.5 \text{ m}\Omega$ for accurate current balance. Fine tuning of this time constant is generally not required. The individual phase current is summed into the PWM comparator feedback this way current is balanced via a current mode control approach. Figure 12. Differential Current Feedback ## **Total Current Sense Amplifier** The NCP81143 uses a patented approach to sum the phase currents into a single temperature compensated total current signal. This signal is then used to generate the output voltage droop, total current limit, and the output current monitoring functions. The total current signal is floating with respect to CSREF. The current signal is the difference between CSCOMP and CSREF. The Ref(n) resistors sum the signals from the output side of the inductors to create a low impedance virtual ground. The amplifier actively filters and gains up the voltage applied across the inductors to recover the voltage drop across the inductor series resistance (DCR). Rth is placed near an inductor to sense the temperature of the inductor. This allows the filter time constant and gain to be a function of the Rth NTC resistor and compensate for the change in the DCR with temperature. Figure 13. Total Current Sense The DC gain equation for the current sensing: $$V_{CSCOMP-CSREF} = \frac{Rcs2 + \frac{Rcs1*Rth}{Rcs1 + Rth}}{Rph} * \left(lout_{Total}*DCR\right)$$ Set the gain by adjusting the value of the Rph resistors. The DC gain should be set to the output voltage droop. If the voltage from CSCOMP to CSREF is less than 100 mV at ICCMAX then it is recommend increasing the gain of the CSCOMP amp. This is required to provide a good current signal to offset voltage ratio for the ILIMIT pin. When no droop is needed, the gain of the amplifier should be set to provide ~100 mV across the current limit programming resistor at full load. The values of Rcs1 and Rcs2 are set based on the 100k NTC and the temperature effect of the inductor and should not need to be changed. The NTC should be placed near the closest inductor. The output voltage droop should be set with the droop filter divider. The pole frequency in the CSCOMP filter should be set equal to the zero from the output inductor. This allows the circuit to recover the inductor DCR voltage drop current signal. Ccs1 and Ccs2 are in parallel to allow for fine tuning of the time constant using commonly available values. It is best to fine tune this filter during transient testing. $$F_z = \frac{DCR@25^{\circ}C}{2*PI*L_{Phase}}$$ ## **Programming the Current Limit** The current limit thresholds are programmed with a resistor between the ILIMIT and CSCOMP pins. The ILIMIT pin mirrors the voltage at the CSREF pin and mirrors the sink current internally to IOUT (reduced by the IOUT Current Gain) and the current limit comparators. The 100% current limit trips if the ILIMIT sink current exceeds 10 $\mu$ A for 50 $\mu$ s. The 150% current limit trips with minimal delay if the ILIMIT sink current exceeds 15 $\mu$ A. Set the value of the current limit resistor based on the CSCOMP-CSREF voltage as shown below. $$R_{LIMIT} = \frac{Rcs2 + \frac{\frac{Rcs1 + Rth}{Rcs1 + Rth} * \left(Iout_{LIMIT} * DCR\right)}{R_{ph}} * or R_{LIMIT} = \frac{V_{CSCOMP-CSREF@ILIMIT}}{10\mu}$$ #### **Programming DAC Feed-Forward Filter** The DAC feed-forward implementation is realized by having a filter on the VSN pin. Programming Rvsn sets the gain of the DAC feed-forward and Cvsn provides the time constant to cancel the time constant of the system per the following equations. Cout is the total output capacitance and Rout is the output impedance of the system. Figure 14. DAC Feed-Forward ## **Programming DROOP** The signals CSCOMP and CSREF are differentially summed with the output voltage feedback to add precision voltage droop to the output voltage. ## **Programming IOUT** The IOUT pin sources a current in proportion to the ILIMIT sink current. The voltage on the IOUT pin is monitored by the internal A/D converter and should be scaled with an external resistor to ground such that a load equal to ICCMAX generates a 2 V signal on IOUT. A pull-up resistor from 5 V $V_{CC}$ can be used to offset the IOUT signal positive if needed. Below equation relates to the NCP81143 only: $$R_{IOUT} = \frac{2.0 \text{ V* R}_{LIMIT}}{10 * \frac{Rcs2 + \frac{Rcs1*Rth}{Rcs1 + Rth} * \left(Iout_{ICC\_MAX}*DCR\right)}$$ ## Programming ICC\_MAX The SVID interface provides the platform ICC\_MAX value at register 21h for. A resistor to ground on the IMAX pin programs these registers at the time the part is enabled. $10 \,\mu\text{A}$ is sourced from these pins to generate a voltage on the program resistor. The value of the register is $1 \,\text{A}$ per LSB and is set by the equation below. The resistor value should be no less than $10 \,\text{k}$ . ICC\_MAX<sub>21h</sub> = $$\frac{R * 10 \mu A * 256 A}{2 V}$$ #### **Programming TSENSE** A temperature sense inputs are provided. A precision current is sourced out the output of the TSENSE pin to generate a voltage on the temperature sense network. The voltage on the temperature sense input is sampled by the internal A/D converter. A 100k NTC similar to the VISHAY ERT–J1VS104JA should be used. Rcomp1 is mainly used for noise. See the specification table for the thermal sensing voltage thresholds and source current. Figure 16. T<sub>SENSE</sub> ## **Precision Oscillator** A programmable precision oscillator is provided. The clock oscillator serves as the master clock to the ramp generator circuit. This oscillator is programmed by a resistor to ground on the ROSC pin. The oscillator frequency range is between 220 kHz/phase to 1 MHz/phase. The ROSC pin provides approximately 2 V out and the source current is mirrored into the internal ramp oscillator. The oscillator frequency is approximately proportional to the current flowing in the ROSC resistor. Figure 17. NCP81143 Operating Frequency vs. Rosc The oscillator generates triangle ramps that are 0.5~2.5 V in amplitude depending on the VRMP pin voltage to provide input voltage feed forward compensation. ## **Programming the Ramp Feed-Forward Circuit** The ramp generator circuit provides the ramp used by the PWM comparators. The ramp generator provides voltage feed–forward control by varying the ramp magnitude with respect to the VRMP pin voltage. The VRMP pin also has a 4 V UVLO function. The VRMP UVLO is only active after the controller is enabled. The VRMP pin is high impedance input when the controller is disabled. The PWM ramp time is changed according to the following, ## **PWM Comparators** The noninverting input of the comparator for each phase is connected to the summed output of the error amplifier (COMP) and each phase current ( $I_L*DCR*Phase$ Balance Gain Factor). The inverting input is connected to the oscillator ramp voltage with a 1.3 V offset. The operating input voltage range of the comparators is from 0 V to 3.0 V and the output of the comparator generates the PWM output. During steady state operation, the duty cycle is centered on the valley of the sawtooth ramp waveform. The steady state duty cycle is still calculated by approximately Vout/Vin. During a transient event, the controller will operate in a hysteretic mode with the duty cycles pull in for all phases as the error amp signal increases with respect to all the ramps. #### **Phase Detection Sequence** During start-up, the number of operational phases and their phase relationship is determined by the internal circuitry monitoring the CSP outputs. Normally, NCP81143 operates as a 3-phase VCORE PWM controller. Figure 19. 3 Phase Mode Pulling CSP2 high to VCC configures the NCP81143 to operate in 2 phase mode. Figure 20. 2 Phase Mode Pulling CSP3 and CSP2 high to VCC configures the NCP81143 to operate in 1 phase mode. Figure 21. 1 Phase Mode The PWM outputs are logic-level devices intended for driving fast response external gate drivers such as the NCP81151. As each phase is monitored independently, operation approaching 100% duty cycle is possible. In addition, more than one PWM output can be on at the same time to allow overlapping phases. #### **PROTECTION FEATURES** ## **Under voltage Lockouts** There are several under voltage monitors in the system. Hysteresis is incorporated within the comparators. NCP81143 monitors the 5 V $V_{CC}$ supply. The gate driver monitors both the gate driver $V_{CC}$ and the BST voltage. When the voltage on the gate driver is insufficient it will pull DRON low and prevents the controller from being enabled. The gate driver will hold DRON low for a minimum period of time to allow the controller to hold off it's startup sequence. In this case the PWM is set to the MID state to begin soft start. Figure 22. Gate Driver UVLO Restart #### **Soft Start** Soft start is implemented internally. A digital counter steps the DAC up from zero to the target voltage based on the predetermined rate in the spec table. The PWM signals will start out open with a test current to collect data on phase count and for setting internal registers. After the configuration data is collected, if the controller is enabled the PWMs will be set to 2.0 V MID state to indicate that the drivers should be in diode mode. DRON will then be asserted. As the DAC ramps the PWM outputs will begin to fire. Each phase will move out of the MID state when the first PWM pulse is produced. When the controller is disabled the PWM signal will return to the MID state. #### **Over Current Latch- Off Protection** The NCP81143 compares a programmable current–limit set point to the voltage from the output of the current–summing amplifier. The level of current limit is set with the resistor from the ILIM pin to CSCOMP. The current through the external resistor connected between ILIM and CSCOMP is then compared to the internal current limit current $I_{CL}$ . If the current generated through this resistor into the ILIM pin (Ilim) exceeds the internal current–limit threshold current ( $I_{CL}$ ), an internal latch–off counter starts, and the controller shuts down if the fault is not removed after 50 $\mu$ s (shut down immediately for 150% load current) after which the outputs will remain disabled until the $V_{CC}$ voltage or EN is toggled. The voltage swing of CSCOMP cannot go below ground. This limits the voltage drop across the DCR through the current balance circuitry. An inherent per-phase current limit protects individual phases if one or more phases stop functioning because of a faulty component. The over-current limit is programmed by a resistor on the ILIM pin. The resistor value can be calculated by the following equations, Equation related to the NCP81143: $$R_{ILIM} = \frac{I_{LIM} * DCR * R_{CS} / R_{PH}}{I_{CL}}$$ Where $I_{CL} = 10 \mu A$ Figure 24. I<sub>lim</sub> Resistor ## **Under Voltage Monitor** The output voltage is monitored at the output of the differential amplifier for UVLO. If the output falls more than 300 mV below the DAC-DROOP voltage the UVLO comparator will trip sending the VR\_RDY signal low. The 300 mV limit can be reprogrammed using the VR\_Ready\_Low Limit register. ## **Over Voltage Protection** The output voltage is also monitored at the output of the differential amplifier for OVP. During normal operation, if the output voltage exceeds the DAC voltage by 400 mV, the VR\_RDY flag goes low, and the output voltage will be ramped down to 0 V. At the same time, the high side gate drivers are all turned off and the low side gate drivers are all turned on. The part will stay in this mode until the $V_{CC}$ voltage or EN is toggled. The part will stay in the mode until the $V_{CC}$ voltage or EN is toggled. Figure 25. OVP Behavior at Startup Figure 26. OVP During Normal Operation Mode Figure 27. OVP During Normal Operation Mode During start up, the OVP threshold is set to 2.9 V. This allows the controller to start up without false triggering the OVP ## **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|--------------------|-----------------------| | NCP81143MNTXG | QFN36<br>(Pb-Free) | 5000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ## PACKAGE DIMENSIONS \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. Intel is a registered trademark of Intel Corporation in the U.S. and/or other countries. ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC onto one on or onvey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Oppor ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Fax: 303-675-2175 or 800-344-3860 1011 Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative